1
0
mirror of https://github.com/aircrack-ng/rtl8812au.git synced 2024-11-26 23:24:11 +00:00
rtl8812au/hal/phydm/phydm_interface.c

1413 lines
33 KiB
C
Raw Normal View History

2018-06-22 16:48:32 +00:00
/******************************************************************************
*
2018-08-24 20:52:34 +00:00
* Copyright(c) 2007 - 2017 Realtek Corporation.
2018-06-22 16:48:32 +00:00
*
* This program is free software; you can redistribute it and/or modify it
* under the terms of version 2 of the GNU General Public License as
* published by the Free Software Foundation.
*
* This program is distributed in the hope that it will be useful, but WITHOUT
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
2018-08-24 20:52:34 +00:00
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
2018-06-22 16:48:32 +00:00
* more details.
*
2018-08-24 20:52:34 +00:00
* The full GNU General Public License is included in this distribution in the
* file called LICENSE.
*
* Contact Information:
* wlanfae <wlanfae@realtek.com>
* Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
* Hsinchu 300, Taiwan.
*
* Larry Finger <Larry.Finger@lwfinger.net>
*
2018-06-22 16:48:32 +00:00
*****************************************************************************/
/* ************************************************************
* include files
* ************************************************************ */
#include "mp_precomp.h"
#include "phydm_precomp.h"
/*
* ODM IO Relative API.
* */
u8
odm_read_1byte(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
2018-06-22 16:48:32 +00:00
u32 reg_addr
)
{
#if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
2018-08-24 20:52:34 +00:00
struct rtl8192cd_priv *priv = dm->priv;
2018-06-22 16:48:32 +00:00
return RTL_R8(reg_addr);
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
2018-08-24 20:52:34 +00:00
struct rtl_priv *rtlpriv = (struct rtl_priv *)dm->adapter;
2018-06-22 16:48:32 +00:00
return rtl_read_byte(rtlpriv, reg_addr);
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
2018-08-24 20:52:34 +00:00
void *adapter = dm->adapter;
2018-06-22 16:48:32 +00:00
return rtw_read8(adapter, reg_addr);
#elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
void *adapter = dm->adapter;
2018-06-22 16:48:32 +00:00
return PlatformEFIORead1Byte(adapter, reg_addr);
#endif
}
u16
odm_read_2byte(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
2018-06-22 16:48:32 +00:00
u32 reg_addr
)
{
#if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
2018-08-24 20:52:34 +00:00
struct rtl8192cd_priv *priv = dm->priv;
2018-06-22 16:48:32 +00:00
return RTL_R16(reg_addr);
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
2018-08-24 20:52:34 +00:00
struct rtl_priv *rtlpriv = (struct rtl_priv *)dm->adapter;
2018-06-22 16:48:32 +00:00
return rtl_read_word(rtlpriv, reg_addr);
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
2018-08-24 20:52:34 +00:00
void *adapter = dm->adapter;
2018-06-22 16:48:32 +00:00
return rtw_read16(adapter, reg_addr);
#elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
void *adapter = dm->adapter;
2018-06-22 16:48:32 +00:00
return PlatformEFIORead2Byte(adapter, reg_addr);
#endif
}
u32
odm_read_4byte(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
2018-06-22 16:48:32 +00:00
u32 reg_addr
)
{
#if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
2018-08-24 20:52:34 +00:00
struct rtl8192cd_priv *priv = dm->priv;
2018-06-22 16:48:32 +00:00
return RTL_R32(reg_addr);
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
2018-08-24 20:52:34 +00:00
struct rtl_priv *rtlpriv = (struct rtl_priv *)dm->adapter;
2018-06-22 16:48:32 +00:00
return rtl_read_dword(rtlpriv, reg_addr);
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
2018-08-24 20:52:34 +00:00
void *adapter = dm->adapter;
2018-06-22 16:48:32 +00:00
return rtw_read32(adapter, reg_addr);
#elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
void *adapter = dm->adapter;
2018-06-22 16:48:32 +00:00
return PlatformEFIORead4Byte(adapter, reg_addr);
#endif
}
void
odm_write_1byte(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
2018-06-22 16:48:32 +00:00
u32 reg_addr,
u8 data
)
{
#if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
2018-08-24 20:52:34 +00:00
struct rtl8192cd_priv *priv = dm->priv;
2018-06-22 16:48:32 +00:00
RTL_W8(reg_addr, data);
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
2018-08-24 20:52:34 +00:00
struct rtl_priv *rtlpriv = (struct rtl_priv *)dm->adapter;
2018-06-22 16:48:32 +00:00
rtl_write_byte(rtlpriv, reg_addr, data);
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
2018-08-24 20:52:34 +00:00
void *adapter = dm->adapter;
2018-06-22 16:48:32 +00:00
rtw_write8(adapter, reg_addr, data);
#elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
void *adapter = dm->adapter;
2018-06-22 16:48:32 +00:00
PlatformEFIOWrite1Byte(adapter, reg_addr, data);
#endif
}
void
odm_write_2byte(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
2018-06-22 16:48:32 +00:00
u32 reg_addr,
u16 data
)
{
#if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
2018-08-24 20:52:34 +00:00
struct rtl8192cd_priv *priv = dm->priv;
2018-06-22 16:48:32 +00:00
RTL_W16(reg_addr, data);
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
2018-08-24 20:52:34 +00:00
struct rtl_priv *rtlpriv = (struct rtl_priv *)dm->adapter;
2018-06-22 16:48:32 +00:00
rtl_write_word(rtlpriv, reg_addr, data);
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
2018-08-24 20:52:34 +00:00
void *adapter = dm->adapter;
2018-06-22 16:48:32 +00:00
rtw_write16(adapter, reg_addr, data);
#elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
void *adapter = dm->adapter;
2018-06-22 16:48:32 +00:00
PlatformEFIOWrite2Byte(adapter, reg_addr, data);
#endif
}
void
odm_write_4byte(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
2018-06-22 16:48:32 +00:00
u32 reg_addr,
u32 data
)
{
#if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
2018-08-24 20:52:34 +00:00
struct rtl8192cd_priv *priv = dm->priv;
2018-06-22 16:48:32 +00:00
RTL_W32(reg_addr, data);
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
2018-08-24 20:52:34 +00:00
struct rtl_priv *rtlpriv = (struct rtl_priv *)dm->adapter;
2018-06-22 16:48:32 +00:00
rtl_write_dword(rtlpriv, reg_addr, data);
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
2018-08-24 20:52:34 +00:00
void *adapter = dm->adapter;
2018-06-22 16:48:32 +00:00
rtw_write32(adapter, reg_addr, data);
#elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
void *adapter = dm->adapter;
2018-06-22 16:48:32 +00:00
PlatformEFIOWrite4Byte(adapter, reg_addr, data);
#endif
}
void
odm_set_mac_reg(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
2018-06-22 16:48:32 +00:00
u32 reg_addr,
u32 bit_mask,
u32 data
)
{
#if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
2018-08-24 20:52:34 +00:00
phy_set_bb_reg(dm->priv, reg_addr, bit_mask, data);
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
PHY_SetBBReg((PADAPTER)dm->adapter, reg_addr, bit_mask, data);
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
2018-08-24 20:52:34 +00:00
struct rtl_priv *rtlpriv = (struct rtl_priv *)dm->adapter;
2018-06-22 16:48:32 +00:00
rtl_set_bbreg(rtlpriv->hw, reg_addr, bit_mask, data);
#else
2018-08-24 20:52:34 +00:00
phy_set_bb_reg(dm->adapter, reg_addr, bit_mask, data);
2018-06-22 16:48:32 +00:00
#endif
}
u32
odm_get_mac_reg(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
2018-06-22 16:48:32 +00:00
u32 reg_addr,
u32 bit_mask
)
{
#if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
2018-08-24 20:52:34 +00:00
return phy_query_bb_reg(dm->priv, reg_addr, bit_mask);
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
return PHY_QueryMacReg((PADAPTER)dm->adapter, reg_addr, bit_mask);
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
2018-08-24 20:52:34 +00:00
struct rtl_priv *rtlpriv = (struct rtl_priv *)dm->adapter;
2018-06-22 16:48:32 +00:00
return rtl_get_bbreg(rtlpriv->hw, reg_addr, bit_mask);
#else
2018-08-24 20:52:34 +00:00
return phy_query_mac_reg(dm->adapter, reg_addr, bit_mask);
2018-06-22 16:48:32 +00:00
#endif
}
void
odm_set_bb_reg(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
2018-06-22 16:48:32 +00:00
u32 reg_addr,
u32 bit_mask,
u32 data
)
{
#if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
2018-08-24 20:52:34 +00:00
phy_set_bb_reg(dm->priv, reg_addr, bit_mask, data);
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
PHY_SetBBReg((PADAPTER)dm->adapter, reg_addr, bit_mask, data);
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
2018-08-24 20:52:34 +00:00
struct rtl_priv *rtlpriv = (struct rtl_priv *)dm->adapter;
2018-06-22 16:48:32 +00:00
rtl_set_bbreg(rtlpriv->hw, reg_addr, bit_mask, data);
#else
2018-08-24 20:52:34 +00:00
phy_set_bb_reg(dm->adapter, reg_addr, bit_mask, data);
2018-06-22 16:48:32 +00:00
#endif
}
u32
odm_get_bb_reg(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
2018-06-22 16:48:32 +00:00
u32 reg_addr,
u32 bit_mask
)
{
#if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
2018-08-24 20:52:34 +00:00
return phy_query_bb_reg(dm->priv, reg_addr, bit_mask);
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
return PHY_QueryBBReg((PADAPTER)dm->adapter, reg_addr, bit_mask);
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
2018-08-24 20:52:34 +00:00
struct rtl_priv *rtlpriv = (struct rtl_priv *)dm->adapter;
2018-06-22 16:48:32 +00:00
return rtl_get_bbreg(rtlpriv->hw, reg_addr, bit_mask);
#else
2018-08-24 20:52:34 +00:00
return phy_query_bb_reg(dm->adapter, reg_addr, bit_mask);
2018-06-22 16:48:32 +00:00
#endif
}
void
odm_set_rf_reg(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
2018-06-22 16:48:32 +00:00
u8 e_rf_path,
u32 reg_addr,
u32 bit_mask,
u32 data
)
{
#if (DM_ODM_SUPPORT_TYPE & ODM_AP)
2018-08-24 20:52:34 +00:00
phy_set_rf_reg(dm->priv, e_rf_path, reg_addr, bit_mask, data);
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
PHY_SetRFReg((PADAPTER)dm->adapter, e_rf_path, reg_addr, bit_mask, data);
2018-06-22 16:48:32 +00:00
ODM_delay_us(2);
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
2018-08-24 20:52:34 +00:00
struct rtl_priv *rtlpriv = (struct rtl_priv *)dm->adapter;
2018-06-22 16:48:32 +00:00
rtl_set_rfreg(rtlpriv->hw, e_rf_path, reg_addr, bit_mask, data);
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
2018-08-24 20:52:34 +00:00
phy_set_rf_reg(dm->adapter, e_rf_path, reg_addr, bit_mask, data);
2018-06-22 16:48:32 +00:00
#endif
}
u32
odm_get_rf_reg(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
2018-06-22 16:48:32 +00:00
u8 e_rf_path,
u32 reg_addr,
u32 bit_mask
)
{
#if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
2018-08-24 20:52:34 +00:00
return phy_query_rf_reg(dm->priv, e_rf_path, reg_addr, bit_mask, 1);
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
return PHY_QueryRFReg((PADAPTER)dm->adapter, e_rf_path, reg_addr, bit_mask);
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
2018-08-24 20:52:34 +00:00
struct rtl_priv *rtlpriv = (struct rtl_priv *)dm->adapter;
2018-06-22 16:48:32 +00:00
return rtl_get_rfreg(rtlpriv->hw, e_rf_path, reg_addr, bit_mask);
#else
2018-08-24 20:52:34 +00:00
return phy_query_rf_reg(dm->adapter, e_rf_path, reg_addr, bit_mask);
2018-06-22 16:48:32 +00:00
#endif
}
enum hal_status
phydm_set_reg_by_fw(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
2018-06-22 16:48:32 +00:00
enum phydm_halmac_param config_type,
u32 offset,
u32 data,
u32 mask,
enum rf_path e_rf_path,
u32 delay_time
)
{
#if (DM_ODM_SUPPORT_TYPE & (ODM_WIN))
2018-08-24 20:52:34 +00:00
return HAL_MAC_Config_PHY_WriteNByte(dm,
2018-06-22 16:48:32 +00:00
config_type,
offset,
data,
mask,
e_rf_path,
delay_time);
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
2018-08-24 20:52:34 +00:00
#if (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
PHYDM_DBG(dm, ODM_COMP_COMMON, "Not support for CE MAC80211 driver!\n");
#else
return rtw_phydm_cfg_phy_para(dm,
2018-06-22 16:48:32 +00:00
config_type,
offset,
data,
mask,
e_rf_path,
delay_time);
#endif
2018-08-24 20:52:34 +00:00
#endif
2018-06-22 16:48:32 +00:00
}
/*
* ODM Memory relative API.
* */
void
odm_allocate_memory(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
void **ptr,
2018-06-22 16:48:32 +00:00
u32 length
)
{
#if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
2018-08-24 20:52:34 +00:00
*ptr = kmalloc(length, GFP_ATOMIC);
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
2018-08-24 20:52:34 +00:00
*ptr = kmalloc(length, GFP_ATOMIC);
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
2018-08-24 20:52:34 +00:00
*ptr = rtw_zvmalloc(length);
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
void *adapter = dm->adapter;
PlatformAllocateMemory(adapter, ptr, length);
2018-06-22 16:48:32 +00:00
#endif
}
/* length could be ignored, used to detect memory leakage. */
void
odm_free_memory(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
void *ptr,
2018-06-22 16:48:32 +00:00
u32 length
)
{
#if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
2018-08-24 20:52:34 +00:00
kfree(ptr);
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
2018-08-24 20:52:34 +00:00
kfree(ptr);
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
2018-08-24 20:52:34 +00:00
rtw_vmfree(ptr, length);
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
/* struct void* adapter = dm->adapter; */
PlatformFreeMemory(ptr, length);
2018-06-22 16:48:32 +00:00
#endif
}
void
odm_move_memory(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
void *dest,
void *src,
2018-06-22 16:48:32 +00:00
u32 length
)
{
#if (DM_ODM_SUPPORT_TYPE & ODM_AP)
2018-08-24 20:52:34 +00:00
memcpy(dest, src, length);
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
2018-08-24 20:52:34 +00:00
memcpy(dest, src, length);
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
2018-08-24 20:52:34 +00:00
_rtw_memcpy(dest, src, length);
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
PlatformMoveMemory(dest, src, length);
2018-06-22 16:48:32 +00:00
#endif
}
void odm_memory_set(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
2018-06-22 16:48:32 +00:00
void *pbuf,
s8 value,
u32 length
)
{
#if (DM_ODM_SUPPORT_TYPE & ODM_AP)
memset(pbuf, value, length);
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
memset(pbuf, value, length);
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
_rtw_memset(pbuf, value, length);
#elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
PlatformFillMemory(pbuf, length, value);
#endif
}
s32 odm_compare_memory(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
void *buf1,
void *buf2,
2018-06-22 16:48:32 +00:00
u32 length
)
{
#if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
2018-08-24 20:52:34 +00:00
return memcmp(buf1, buf2, length);
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
2018-08-24 20:52:34 +00:00
return memcmp(buf1, buf2, length);
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
2018-08-24 20:52:34 +00:00
return _rtw_memcmp(buf1, buf2, length);
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
return PlatformCompareMemory(buf1, buf2, length);
2018-06-22 16:48:32 +00:00
#endif
}
/*
* ODM MISC relative API.
* */
void
odm_acquire_spin_lock(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
2018-06-22 16:48:32 +00:00
enum rt_spinlock_type type
)
{
#if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
2018-08-24 20:52:34 +00:00
struct rtl_priv *rtlpriv = (struct rtl_priv *)dm->adapter;
rtl_odm_acquirespinlock(rtlpriv, type);
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
2018-08-24 20:52:34 +00:00
void *adapter = dm->adapter;
2018-06-22 16:48:32 +00:00
rtw_odm_acquirespinlock(adapter, type);
#elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
void *adapter = dm->adapter;
2018-06-22 16:48:32 +00:00
PlatformAcquireSpinLock(adapter, type);
#endif
}
void
odm_release_spin_lock(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
2018-06-22 16:48:32 +00:00
enum rt_spinlock_type type
)
{
#if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
2018-08-24 20:52:34 +00:00
struct rtl_priv *rtlpriv = (struct rtl_priv *)dm->adapter;
rtl_odm_releasespinlock(rtlpriv, type);
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
2018-08-24 20:52:34 +00:00
void *adapter = dm->adapter;
2018-06-22 16:48:32 +00:00
rtw_odm_releasespinlock(adapter, type);
#elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
void *adapter = dm->adapter;
2018-06-22 16:48:32 +00:00
PlatformReleaseSpinLock(adapter, type);
#endif
}
#if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
/*
* Work item relative API. FOr MP driver only~!
* */
void
odm_initialize_work_item(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
2018-06-22 16:48:32 +00:00
PRT_WORK_ITEM p_rt_work_item,
RT_WORKITEM_CALL_BACK rt_work_item_callback,
2018-08-24 20:52:34 +00:00
void *context,
2018-06-22 16:48:32 +00:00
const char *sz_id
)
{
#if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
#elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
void *adapter = dm->adapter;
PlatformInitializeWorkItem(adapter, p_rt_work_item, rt_work_item_callback, context, sz_id);
2018-06-22 16:48:32 +00:00
#endif
}
void
odm_start_work_item(
PRT_WORK_ITEM p_rt_work_item
)
{
#if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
#elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
PlatformStartWorkItem(p_rt_work_item);
#endif
}
void
odm_stop_work_item(
PRT_WORK_ITEM p_rt_work_item
)
{
#if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
#elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
PlatformStopWorkItem(p_rt_work_item);
#endif
}
void
odm_free_work_item(
PRT_WORK_ITEM p_rt_work_item
)
{
#if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
#elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
PlatformFreeWorkItem(p_rt_work_item);
#endif
}
void
odm_schedule_work_item(
PRT_WORK_ITEM p_rt_work_item
)
{
#if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
#elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
PlatformScheduleWorkItem(p_rt_work_item);
#endif
}
boolean
odm_is_work_item_scheduled(
PRT_WORK_ITEM p_rt_work_item
)
{
#if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
#elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
return PlatformIsWorkItemScheduled(p_rt_work_item);
#endif
}
#endif
/*
* ODM Timer relative API.
* */
void
ODM_delay_ms(u32 ms)
{
#if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
delay_ms(ms);
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
mdelay(ms);
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
rtw_mdelay_os(ms);
#elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
delay_ms(ms);
#endif
}
void
ODM_delay_us(u32 us)
{
#if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
delay_us(us);
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
udelay(us);
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
rtw_udelay_os(us);
#elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
PlatformStallExecution(us);
#endif
}
void
ODM_sleep_ms(u32 ms)
{
#if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
delay_ms(ms);
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
msleep(ms);
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
rtw_msleep_os(ms);
#elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
delay_ms(ms);
#endif
}
void
ODM_sleep_us(u32 us)
{
#if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
delay_us(us);
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
usleep_range(us, us + 1);
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
rtw_usleep_os(us);
#elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
PlatformStallExecution(us);
#endif
}
void
odm_set_timer(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
struct phydm_timer_list *timer,
2018-06-22 16:48:32 +00:00
u32 ms_delay
)
{
#if (DM_ODM_SUPPORT_TYPE & ODM_AP)
2018-08-24 20:52:34 +00:00
mod_timer(timer, jiffies + RTL_MILISECONDS_TO_JIFFIES(ms_delay));
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
2018-08-24 20:52:34 +00:00
mod_timer(timer, jiffies + msecs_to_jiffies(ms_delay));
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
2018-08-24 20:52:34 +00:00
_set_timer(timer, ms_delay); /* ms */
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
void *adapter = dm->adapter;
PlatformSetTimer(adapter, timer, ms_delay);
2018-06-22 16:48:32 +00:00
#endif
}
void
odm_initialize_timer(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
struct phydm_timer_list *timer,
2018-06-22 16:48:32 +00:00
void *call_back_func,
2018-08-24 20:52:34 +00:00
void *context,
2018-06-22 16:48:32 +00:00
const char *sz_id
)
{
#if (DM_ODM_SUPPORT_TYPE & ODM_AP)
2018-08-24 20:52:34 +00:00
init_timer(timer);
timer->function = call_back_func;
timer->data = (unsigned long)dm;
/*mod_timer(timer, jiffies+RTL_MILISECONDS_TO_JIFFIES(10)); */
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
2018-08-24 20:52:34 +00:00
init_timer(timer);
timer->function = call_back_func;
timer->data = (unsigned long)dm;
/*mod_timer(timer, jiffies+RTL_MILISECONDS_TO_JIFFIES(10)); */
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
2018-08-24 20:52:34 +00:00
struct _ADAPTER *adapter = dm->adapter;
2018-06-22 16:48:32 +00:00
2018-08-24 20:52:34 +00:00
_init_timer(timer, adapter->pnetdev, call_back_func, dm);
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
void *adapter = dm->adapter;
2018-06-22 16:48:32 +00:00
2018-08-24 20:52:34 +00:00
PlatformInitializeTimer(adapter, timer, (RT_TIMER_CALL_BACK)call_back_func, context, sz_id);
2018-06-22 16:48:32 +00:00
#endif
}
void
odm_cancel_timer(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
struct phydm_timer_list *timer
2018-06-22 16:48:32 +00:00
)
{
#if (DM_ODM_SUPPORT_TYPE & ODM_AP)
2018-08-24 20:52:34 +00:00
del_timer(timer);
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
2018-08-24 20:52:34 +00:00
del_timer(timer);
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
2018-08-24 20:52:34 +00:00
_cancel_timer_ex(timer);
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
void *adapter = dm->adapter;
PlatformCancelTimer(adapter, timer);
2018-06-22 16:48:32 +00:00
#endif
}
void
odm_release_timer(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
struct phydm_timer_list *timer
2018-06-22 16:48:32 +00:00
)
{
#if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
#elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
void *adapter = dm->adapter;
2018-06-22 16:48:32 +00:00
/* <20120301, Kordan> If the initilization fails, InitializeAdapterXxx will return regardless of InitHalDm.
* Hence, uninitialized timers cause BSOD when the driver releases resources since the init fail. */
2018-08-24 20:52:34 +00:00
if (timer == 0) {
PHYDM_DBG(dm, ODM_COMP_INIT, "=====>odm_release_timer(), The timer is NULL! Please check it!\n");
2018-06-22 16:48:32 +00:00
return;
}
2018-08-24 20:52:34 +00:00
PlatformReleaseTimer(adapter, timer);
2018-06-22 16:48:32 +00:00
#endif
}
u8
phydm_trans_h2c_id(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
2018-06-22 16:48:32 +00:00
u8 phydm_h2c_id
)
{
u8 platform_h2c_id = phydm_h2c_id;
switch (phydm_h2c_id) {
/* 1 [0] */
case ODM_H2C_RSSI_REPORT:
#if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type == ODM_RTL8188E)
2018-06-22 16:48:32 +00:00
platform_h2c_id = H2C_88E_RSSI_REPORT;
2018-08-24 20:52:34 +00:00
else if (dm->support_ic_type == ODM_RTL8814A)
2018-06-22 16:48:32 +00:00
platform_h2c_id = H2C_8814A_RSSI_REPORT;
else
platform_h2c_id = H2C_RSSI_REPORT;
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
platform_h2c_id = H2C_RSSI_SETTING;
#elif (DM_ODM_SUPPORT_TYPE & ODM_AP)
#if ((RTL8881A_SUPPORT == 1) || (RTL8192E_SUPPORT == 1) || (RTL8814A_SUPPORT == 1) || (RTL8822B_SUPPORT == 1) || (RTL8197F_SUPPORT == 1))
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type == ODM_RTL8881A || dm->support_ic_type == ODM_RTL8192E || dm->support_ic_type & PHYDM_IC_3081_SERIES)
2018-06-22 16:48:32 +00:00
platform_h2c_id = H2C_88XX_RSSI_REPORT;
else
#endif
#if (RTL8812A_SUPPORT == 1)
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type == ODM_RTL8812)
2018-06-22 16:48:32 +00:00
platform_h2c_id = H2C_8812_RSSI_REPORT;
else
#endif
{}
#endif
break;
/* 1 [3] */
case ODM_H2C_WIFI_CALIBRATION:
#if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
platform_h2c_id = H2C_WIFI_CALIBRATION;
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
#if (RTL8723B_SUPPORT == 1)
platform_h2c_id = H2C_8723B_BT_WLAN_CALIBRATION;
#endif
#elif (DM_ODM_SUPPORT_TYPE & ODM_AP)
#endif
break;
/* 1 [4] */
case ODM_H2C_IQ_CALIBRATION:
#if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
platform_h2c_id = H2C_IQ_CALIBRATION;
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
#if ((RTL8812A_SUPPORT == 1) || (RTL8821A_SUPPORT == 1))
platform_h2c_id = H2C_8812_IQ_CALIBRATION;
#endif
#elif (DM_ODM_SUPPORT_TYPE & ODM_AP)
#endif
break;
/* 1 [5] */
case ODM_H2C_RA_PARA_ADJUST:
#if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type & (ODM_RTL8814A | ODM_RTL8822B))
2018-06-22 16:48:32 +00:00
platform_h2c_id = H2C_8814A_RA_PARA_ADJUST;
else
platform_h2c_id = H2C_RA_PARA_ADJUST;
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
#if ((RTL8812A_SUPPORT == 1) || (RTL8821A_SUPPORT == 1))
platform_h2c_id = H2C_8812_RA_PARA_ADJUST;
#elif ((RTL8814A_SUPPORT == 1) || (RTL8822B_SUPPORT == 1))
platform_h2c_id = H2C_RA_PARA_ADJUST;
#elif (RTL8192E_SUPPORT == 1)
platform_h2c_id = H2C_8192E_RA_PARA_ADJUST;
#elif (RTL8723B_SUPPORT == 1)
platform_h2c_id = H2C_8723B_RA_PARA_ADJUST;
#endif
#elif (DM_ODM_SUPPORT_TYPE & ODM_AP)
#if ((RTL8881A_SUPPORT == 1) || (RTL8192E_SUPPORT == 1) || (RTL8814A_SUPPORT == 1) || (RTL8822B_SUPPORT == 1) || (RTL8197F_SUPPORT == 1))
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type == ODM_RTL8881A || dm->support_ic_type == ODM_RTL8192E || dm->support_ic_type & PHYDM_IC_3081_SERIES)
2018-06-22 16:48:32 +00:00
platform_h2c_id = H2C_88XX_RA_PARA_ADJUST;
else
#endif
#if (RTL8812A_SUPPORT == 1)
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type == ODM_RTL8812)
2018-06-22 16:48:32 +00:00
platform_h2c_id = H2C_8812_RA_PARA_ADJUST;
else
#endif
{}
#endif
break;
/* 1 [6] */
case PHYDM_H2C_DYNAMIC_TX_PATH:
#if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type == ODM_RTL8814A)
2018-06-22 16:48:32 +00:00
platform_h2c_id = H2C_8814A_DYNAMIC_TX_PATH;
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
#if (RTL8814A_SUPPORT == 1)
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type == ODM_RTL8814A)
2018-06-22 16:48:32 +00:00
platform_h2c_id = H2C_DYNAMIC_TX_PATH;
#endif
#elif (DM_ODM_SUPPORT_TYPE & ODM_AP)
#if (RTL8814A_SUPPORT == 1)
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type == ODM_RTL8814A)
2018-06-22 16:48:32 +00:00
platform_h2c_id = H2C_88XX_DYNAMIC_TX_PATH;
#endif
#endif
break;
/* [7]*/
case PHYDM_H2C_FW_TRACE_EN:
#if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type & (ODM_RTL8814A | ODM_RTL8822B))
2018-06-22 16:48:32 +00:00
platform_h2c_id = H2C_8814A_FW_TRACE_EN;
else
platform_h2c_id = H2C_FW_TRACE_EN;
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
platform_h2c_id = 0x49;
#elif (DM_ODM_SUPPORT_TYPE & ODM_AP)
#if ((RTL8881A_SUPPORT == 1) || (RTL8192E_SUPPORT == 1) || (RTL8814A_SUPPORT == 1) || (RTL8822B_SUPPORT == 1) || (RTL8197F_SUPPORT == 1))
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type == ODM_RTL8881A || dm->support_ic_type == ODM_RTL8192E || dm->support_ic_type & PHYDM_IC_3081_SERIES)
2018-06-22 16:48:32 +00:00
platform_h2c_id = H2C_88XX_FW_TRACE_EN;
else
#endif
#if (RTL8812A_SUPPORT == 1)
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type == ODM_RTL8812)
2018-06-22 16:48:32 +00:00
platform_h2c_id = H2C_8812_FW_TRACE_EN;
else
#endif
{}
#endif
break;
case PHYDM_H2C_TXBF:
#if ((RTL8192E_SUPPORT == 1) || (RTL8812A_SUPPORT == 1))
platform_h2c_id = 0x41; /*H2C_TxBF*/
#endif
break;
case PHYDM_H2C_MU:
#if (RTL8822B_SUPPORT == 1)
platform_h2c_id = 0x4a; /*H2C_MU*/
#endif
break;
default:
platform_h2c_id = phydm_h2c_id;
break;
}
return platform_h2c_id;
}
/*ODM FW relative API.*/
void
odm_fill_h2c_cmd(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
2018-06-22 16:48:32 +00:00
u8 phydm_h2c_id,
u32 cmd_len,
2018-08-24 20:52:34 +00:00
u8 *cmd_buffer
2018-06-22 16:48:32 +00:00
)
{
#if (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
2018-08-24 20:52:34 +00:00
struct rtl_priv *rtlpriv = (struct rtl_priv *)dm->adapter;
2018-06-22 16:48:32 +00:00
#else
2018-08-24 20:52:34 +00:00
PADAPTER adapter = (PADAPTER)dm->adapter;
2018-06-22 16:48:32 +00:00
#endif
2018-08-24 20:52:34 +00:00
u8 h2c_id = phydm_trans_h2c_id(dm, phydm_h2c_id);
2018-06-22 16:48:32 +00:00
2018-08-24 20:52:34 +00:00
PHYDM_DBG(dm, DBG_RA, "[H2C] h2c_id=((0x%x))\n", h2c_id);
2018-06-22 16:48:32 +00:00
#if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type == ODM_RTL8188E) {
if (!dm->ra_support88e)
FillH2CCmd88E(adapter, h2c_id, cmd_len, cmd_buffer);
} else if (dm->support_ic_type == ODM_RTL8814A)
FillH2CCmd8814A(adapter, h2c_id, cmd_len, cmd_buffer);
else if (dm->support_ic_type == ODM_RTL8822B)
FillH2CCmd8822B(adapter, h2c_id, cmd_len, cmd_buffer);
2018-06-22 16:48:32 +00:00
else
2018-08-24 20:52:34 +00:00
FillH2CCmd(adapter, h2c_id, cmd_len, cmd_buffer);
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
#ifdef DM_ODM_CE_MAC80211
2018-08-24 20:52:34 +00:00
rtlpriv->cfg->ops->fill_h2c_cmd(rtlpriv->hw, h2c_id,cmd_len, cmd_buffer);
2018-06-22 16:48:32 +00:00
#else
2018-08-24 20:52:34 +00:00
rtw_hal_fill_h2c_cmd(adapter, h2c_id, cmd_len, cmd_buffer);
2018-06-22 16:48:32 +00:00
#endif
#elif (DM_ODM_SUPPORT_TYPE & ODM_AP)
#if (RTL8812A_SUPPORT == 1)
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type == ODM_RTL8812) {
fill_h2c_cmd8812(dm->priv, h2c_id, cmd_len, cmd_buffer);
2018-06-22 16:48:32 +00:00
} else
#endif
{
2018-08-24 20:52:34 +00:00
GET_HAL_INTERFACE(dm->priv)->fill_h2c_cmd_handler(dm->priv, h2c_id, cmd_len, cmd_buffer);
2018-06-22 16:48:32 +00:00
}
#endif
}
u8
phydm_c2H_content_parsing(
2018-08-24 20:52:34 +00:00
void *dm_void,
2018-06-22 16:48:32 +00:00
u8 c2h_cmd_id,
u8 c2h_cmd_len,
u8 *tmp_buf
)
{
2018-08-24 20:52:34 +00:00
struct dm_struct *dm = (struct dm_struct *)dm_void;
2018-06-22 16:48:32 +00:00
#if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
2018-08-24 20:52:34 +00:00
void *adapter = dm->adapter;
2018-06-22 16:48:32 +00:00
#endif
u8 extend_c2h_sub_id = 0;
u8 find_c2h_cmd = true;
if ((c2h_cmd_len > 12) || (c2h_cmd_len == 0)) {
2018-08-24 20:52:34 +00:00
pr_debug("[Warning] Error C2H ID=%d, len=%d\n", c2h_cmd_id, c2h_cmd_len);
2018-06-22 16:48:32 +00:00
find_c2h_cmd = false;
return find_c2h_cmd;
}
switch (c2h_cmd_id) {
case PHYDM_C2H_DBG:
2018-08-24 20:52:34 +00:00
phydm_fw_trace_handler(dm, tmp_buf, c2h_cmd_len);
2018-06-22 16:48:32 +00:00
break;
case PHYDM_C2H_RA_RPT:
2018-08-24 20:52:34 +00:00
phydm_c2h_ra_report_handler(dm, tmp_buf, c2h_cmd_len);
2018-06-22 16:48:32 +00:00
break;
case PHYDM_C2H_RA_PARA_RPT:
2018-08-24 20:52:34 +00:00
odm_c2h_ra_para_report_handler(dm, tmp_buf, c2h_cmd_len);
2018-06-22 16:48:32 +00:00
break;
case PHYDM_C2H_DYNAMIC_TX_PATH_RPT:
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type & (ODM_RTL8814A))
phydm_c2h_dtp_handler(dm, tmp_buf, c2h_cmd_len);
2018-06-22 16:48:32 +00:00
break;
case PHYDM_C2H_IQK_FINISH:
#if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type & (ODM_RTL8812 | ODM_RTL8821)) {
2018-06-22 16:48:32 +00:00
RT_TRACE(COMP_MP, DBG_LOUD, ("== FW IQK Finish ==\n"));
2018-08-24 20:52:34 +00:00
odm_acquire_spin_lock(dm, RT_IQK_SPINLOCK);
dm->rf_calibrate_info.is_iqk_in_progress = false;
odm_release_spin_lock(dm, RT_IQK_SPINLOCK);
dm->rf_calibrate_info.iqk_progressing_time = 0;
dm->rf_calibrate_info.iqk_progressing_time = odm_get_progressing_time(dm, dm->rf_calibrate_info.iqk_start_time);
2018-06-22 16:48:32 +00:00
}
#endif
break;
case PHYDM_C2H_CLM_MONITOR:
2018-08-24 20:52:34 +00:00
phydm_clm_c2h_report_handler(dm, tmp_buf, c2h_cmd_len);
2018-06-22 16:48:32 +00:00
break;
case PHYDM_C2H_DBG_CODE:
2018-08-24 20:52:34 +00:00
phydm_fw_trace_handler_code(dm, tmp_buf, c2h_cmd_len);
2018-06-22 16:48:32 +00:00
break;
case PHYDM_C2H_EXTEND:
extend_c2h_sub_id = tmp_buf[0];
if (extend_c2h_sub_id == PHYDM_EXTEND_C2H_DBG_PRINT)
2018-08-24 20:52:34 +00:00
phydm_fw_trace_handler_8051(dm, tmp_buf, c2h_cmd_len);
2018-06-22 16:48:32 +00:00
break;
default:
find_c2h_cmd = false;
break;
}
return find_c2h_cmd;
}
u64
odm_get_current_time(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm
2018-06-22 16:48:32 +00:00
)
{
#if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
return (u64)rtw_get_current_time();
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
return jiffies;
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
return rtw_get_current_time();
#elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
return PlatformGetCurrentTime();
#endif
}
u64
odm_get_progressing_time(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
2018-06-22 16:48:32 +00:00
u64 start_time
)
{
#if (DM_ODM_SUPPORT_TYPE & (ODM_AP))
return rtw_get_passing_time_ms((u32)start_time);
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
return jiffies_to_msecs(jiffies - start_time);
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
return rtw_get_passing_time_ms((systime)start_time);
#elif (DM_ODM_SUPPORT_TYPE & ODM_WIN)
return ((PlatformGetCurrentTime() - start_time) >> 10);
#endif
}
#if (DM_ODM_SUPPORT_TYPE & (ODM_WIN|ODM_CE)) && !defined(DM_ODM_CE_MAC80211)
void
phydm_set_hw_reg_handler_interface (
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
2018-06-22 16:48:32 +00:00
u8 RegName,
u8 *val
)
{
#if (DM_ODM_SUPPORT_TYPE & (ODM_WIN|ODM_CE))
2018-08-24 20:52:34 +00:00
struct _ADAPTER *adapter = (PADAPTER)dm->adapter;
2018-06-22 16:48:32 +00:00
#if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
((PADAPTER)adapter)->HalFunc.SetHwRegHandler(adapter, RegName, val);
2018-06-22 16:48:32 +00:00
#else
adapter->hal_func.set_hw_reg_handler(adapter, RegName, val);
#endif
#endif
}
void
phydm_get_hal_def_var_handler_interface (
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
2018-06-22 16:48:32 +00:00
enum _HAL_DEF_VARIABLE e_variable,
2018-08-24 20:52:34 +00:00
void *value
2018-06-22 16:48:32 +00:00
)
{
#if (DM_ODM_SUPPORT_TYPE & (ODM_WIN|ODM_CE))
2018-08-24 20:52:34 +00:00
struct _ADAPTER *adapter = (PADAPTER)dm->adapter;
2018-06-22 16:48:32 +00:00
#if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
adapter->HalFunc.GetHalDefVarHandler(adapter, e_variable, value);
2018-06-22 16:48:32 +00:00
#else
2018-08-24 20:52:34 +00:00
adapter->hal_func.get_hal_def_var_handler(adapter, e_variable, value);
2018-06-22 16:48:32 +00:00
#endif
#endif
}
#endif
void
odm_set_tx_power_index_by_rate_section (
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
2018-06-22 16:48:32 +00:00
enum rf_path path,
2018-08-24 20:52:34 +00:00
u8 channel,
u8 rate_section
2018-06-22 16:48:32 +00:00
)
{
#if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
PHY_SetTxPowerIndexByRateSection((PADAPTER)dm->adapter, path, channel, rate_section);
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE == ODM_CE) && defined(DM_ODM_CE_MAC80211)
2018-08-24 20:52:34 +00:00
phy_set_tx_power_index_by_rs((PADAPTER)dm->adapter, channel, path, rate_section);
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
2018-08-24 20:52:34 +00:00
phy_set_tx_power_index_by_rate_section(dm->adapter, path, channel, rate_section);
2018-06-22 16:48:32 +00:00
#endif
}
u8
odm_get_tx_power_index (
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
2018-06-22 16:48:32 +00:00
enum rf_path path,
u8 tx_rate,
u8 band_width,
2018-08-24 20:52:34 +00:00
u8 channel
2018-06-22 16:48:32 +00:00
)
{
#if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
return PHY_GetTxPowerIndex((PADAPTER)dm->adapter, path, tx_rate, (CHANNEL_WIDTH)band_width, channel);
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
2018-08-24 20:52:34 +00:00
void *adapter = dm->adapter;
2018-06-22 16:48:32 +00:00
2018-08-24 20:52:34 +00:00
return phy_get_tx_power_index(adapter, (enum rf_path)path, tx_rate, band_width, channel);
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
2018-08-24 20:52:34 +00:00
return phy_get_tx_power_index(dm->adapter, path, tx_rate, band_width, channel);
2018-06-22 16:48:32 +00:00
#endif
}
u8
odm_efuse_one_byte_read(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
2018-06-22 16:48:32 +00:00
u16 addr,
u8 *data,
boolean b_pseu_do_test
)
{
#if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
return (u8)EFUSE_OneByteRead((PADAPTER)dm->adapter, addr, data, b_pseu_do_test);
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
2018-08-24 20:52:34 +00:00
void *adapter = dm->adapter;
2018-06-22 16:48:32 +00:00
return rtl_efuse_onebyte_read(adapter, addr, data, b_pseu_do_test);
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
2018-08-24 20:52:34 +00:00
return efuse_onebyte_read(dm->adapter, addr, data, b_pseu_do_test);
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_AP)
2018-08-24 20:52:34 +00:00
/*ReadEFuseByte(dm->priv, addr, data);*/
2018-06-22 16:48:32 +00:00
/*return true;*/
#endif
}
void
odm_efuse_logical_map_read(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
2018-06-22 16:48:32 +00:00
u8 type,
u16 offset,
u32 *data
)
{
#if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
EFUSE_ShadowRead((PADAPTER)dm->adapter, type, offset, data);
2018-06-22 16:48:32 +00:00
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
2018-08-24 20:52:34 +00:00
void *adapter = dm->adapter;
2018-06-22 16:48:32 +00:00
rtl_efuse_logical_map_read(adapter, type, offset, data);
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
2018-08-24 20:52:34 +00:00
efuse_logical_map_read(dm->adapter, type, offset, data);
2018-06-22 16:48:32 +00:00
#endif
}
enum hal_status
odm_iq_calibrate_by_fw(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
2018-06-22 16:48:32 +00:00
u8 clear,
u8 segment
)
{
enum hal_status iqk_result = HAL_STATUS_FAILURE;
#if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
struct _ADAPTER *adapter = (PADAPTER)dm->adapter;
2018-06-22 16:48:32 +00:00
if (HAL_MAC_FWIQK_Trigger(&GET_HAL_MAC_INFO(adapter), clear, segment) == 0)
iqk_result = HAL_STATUS_SUCCESS;
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE)
2018-08-24 20:52:34 +00:00
#if (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
void *adapter = dm->adapter;
iqk_result = rtl_phydm_fw_iqk(adapter, clear, segment);
#else
iqk_result = rtw_phydm_fw_iqk(dm, clear, segment);
#endif
2018-06-22 16:48:32 +00:00
#endif
return iqk_result;
}
void
odm_cmn_info_ptr_array_hook(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
enum odm_cmninfo cmn_info,
2018-06-22 16:48:32 +00:00
u16 index,
2018-08-24 20:52:34 +00:00
void *value
2018-06-22 16:48:32 +00:00
)
{
switch (cmn_info) {
/*Dynamic call by reference pointer. */
case ODM_CMNINFO_STA_STATUS:
2018-08-24 20:52:34 +00:00
dm->odm_sta_info[index] = (struct sta_info *)value;
2018-06-22 16:48:32 +00:00
break;
/* To remove the compiler warning, must add an empty default statement to handle the other values. */
default:
/* do nothing */
break;
}
}
void
phydm_cmn_sta_info_hook(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
2018-06-22 16:48:32 +00:00
u8 mac_id,
struct cmn_sta_info *pcmn_sta_info
)
{
2018-08-24 20:52:34 +00:00
dm->phydm_sta_info[mac_id] = pcmn_sta_info;
2018-06-22 16:48:32 +00:00
if (is_sta_active(pcmn_sta_info))
2018-08-24 20:52:34 +00:00
dm->phydm_macid_table[pcmn_sta_info->mac_id] = mac_id;
}
void
phydm_macid2sta_idx_table(
struct dm_struct *dm,
u8 entry_idx,
struct cmn_sta_info *pcmn_sta_info
)
{
if (is_sta_active(pcmn_sta_info))
dm->phydm_macid_table[pcmn_sta_info->mac_id] = entry_idx;
2018-06-22 16:48:32 +00:00
}
void
phydm_add_interrupt_mask_handler(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
2018-06-22 16:48:32 +00:00
u8 interrupt_type
)
{
#if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
#elif (DM_ODM_SUPPORT_TYPE == ODM_AP)
2018-08-24 20:52:34 +00:00
struct rtl8192cd_priv *priv = dm->priv;
2018-06-22 16:48:32 +00:00
#if IS_EXIST_PCI || IS_EXIST_EMBEDDED
GET_HAL_INTERFACE(priv)->AddInterruptMaskHandler(priv, interrupt_type);
#endif
#elif (DM_ODM_SUPPORT_TYPE == ODM_CE)
#endif
}
void
phydm_enable_rx_related_interrupt_handler(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm
2018-06-22 16:48:32 +00:00
)
{
#if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
#elif (DM_ODM_SUPPORT_TYPE == ODM_AP)
2018-08-24 20:52:34 +00:00
struct rtl8192cd_priv *priv = dm->priv;
2018-06-22 16:48:32 +00:00
#if IS_EXIST_PCI || IS_EXIST_EMBEDDED
GET_HAL_INTERFACE(priv)->EnableRxRelatedInterruptHandler(priv);
#endif
#elif (DM_ODM_SUPPORT_TYPE == ODM_CE)
#endif
}
2018-08-24 20:52:34 +00:00
#if 0
2018-06-22 16:48:32 +00:00
boolean
phydm_get_txbf_en(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
2018-06-22 16:48:32 +00:00
u16 mac_id,
u8 i
)
{
boolean txbf_en = false;
#if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
#elif (DM_ODM_SUPPORT_TYPE & ODM_CE) && !defined(DM_ODM_CE_MAC80211)
#ifdef CONFIG_BEAMFORMING
enum beamforming_cap beamform_cap;
2018-08-24 20:52:34 +00:00
void *adapter = dm->adapter;
2018-06-22 16:48:32 +00:00
#if (BEAMFORMING_SUPPORT == 1)
beamform_cap =
2018-08-24 20:52:34 +00:00
phydm_beamforming_get_entry_beam_cap_by_mac_id(dm, mac_id);
2018-06-22 16:48:32 +00:00
#else/*for drv beamforming*/
beamform_cap =
beamforming_get_entry_beam_cap_by_mac_id(&adapter->mlmepriv, mac_id);
#endif
if (beamform_cap & (BEAMFORMER_CAP_HT_EXPLICIT | BEAMFORMER_CAP_VHT_SU))
txbf_en = true;
else
txbf_en = false;
#endif /*#ifdef CONFIG_BEAMFORMING*/
#elif (DM_ODM_SUPPORT_TYPE & ODM_AP)
#if (BEAMFORMING_SUPPORT == 1)
u8 idx = 0xff;
boolean act_bfer = false;
BEAMFORMING_CAP beamform_cap = BEAMFORMING_CAP_NONE;
2018-08-24 20:52:34 +00:00
PRT_BEAMFORMING_ENTRY entry = NULL;
struct rtl8192cd_priv *priv = dm->priv;
2018-06-22 16:48:32 +00:00
#if (defined(CONFIG_PHYDM_ANTENNA_DIVERSITY))
2018-08-24 20:52:34 +00:00
struct _BF_DIV_COEX_ *dm_bdc_table = &dm->dm_bdc_table;
2018-06-22 16:48:32 +00:00
2018-08-24 20:52:34 +00:00
dm_bdc_table->num_txbfee_client = 0;
dm_bdc_table->num_txbfer_client = 0;
2018-06-22 16:48:32 +00:00
#endif
#endif
#if (BEAMFORMING_SUPPORT == 1)
beamform_cap = Beamforming_GetEntryBeamCapByMacId(priv, mac_id);
2018-08-24 20:52:34 +00:00
entry = Beamforming_GetEntryByMacId(priv, mac_id, &idx);
2018-06-22 16:48:32 +00:00
if (beamform_cap & (BEAMFORMER_CAP_HT_EXPLICIT | BEAMFORMER_CAP_VHT_SU)) {
2018-08-24 20:52:34 +00:00
if (entry->Sounding_En)
2018-06-22 16:48:32 +00:00
txbf_en = true;
else
txbf_en = false;
act_bfer = true;
}
#if (defined(CONFIG_PHYDM_ANTENNA_DIVERSITY)) /*BDC*/
if (act_bfer == true) {
2018-08-24 20:52:34 +00:00
dm_bdc_table->w_bfee_client[i] = true; /* AP act as BFer */
dm_bdc_table->num_txbfee_client++;
2018-06-22 16:48:32 +00:00
} else
2018-08-24 20:52:34 +00:00
dm_bdc_table->w_bfee_client[i] = false; /* AP act as BFer */
2018-06-22 16:48:32 +00:00
if (beamform_cap & (BEAMFORMEE_CAP_HT_EXPLICIT | BEAMFORMEE_CAP_VHT_SU)) {
2018-08-24 20:52:34 +00:00
dm_bdc_table->w_bfer_client[i] = true; /* AP act as BFee */
dm_bdc_table->num_txbfer_client++;
2018-06-22 16:48:32 +00:00
} else
2018-08-24 20:52:34 +00:00
dm_bdc_table->w_bfer_client[i] = false; /* AP act as BFer */
2018-06-22 16:48:32 +00:00
#endif
#endif
#endif
return txbf_en;
}
2018-08-24 20:52:34 +00:00
#endif
2018-06-22 16:48:32 +00:00
void
phydm_iqk_wait(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
2018-06-22 16:48:32 +00:00
u32 timeout
)
{
#if (DM_ODM_SUPPORT_TYPE == ODM_CE)
2018-08-24 20:52:34 +00:00
#if (DM_ODM_SUPPORT_TYPE & ODM_CE) && defined(DM_ODM_CE_MAC80211)
PHYDM_DBG(dm, ODM_COMP_COMMON, "Not support for CE MAC80211 driver!\n");
#else
void *adapter = dm->adapter;
2018-06-22 16:48:32 +00:00
2018-08-24 20:52:34 +00:00
rtl8812_iqk_wait(adapter, timeout);
#endif
2018-06-22 16:48:32 +00:00
#endif
}