1
0
mirror of https://github.com/aircrack-ng/rtl8812au.git synced 2024-11-27 07:34:04 +00:00
rtl8812au/hal/phydm/phydm_ccx.c

1803 lines
49 KiB
C
Raw Normal View History

2018-06-22 16:48:32 +00:00
/******************************************************************************
*
2018-08-24 20:52:34 +00:00
* Copyright(c) 2007 - 2017 Realtek Corporation.
2018-06-22 16:48:32 +00:00
*
* This program is free software; you can redistribute it and/or modify it
* under the terms of version 2 of the GNU General Public License as
* published by the Free Software Foundation.
*
* This program is distributed in the hope that it will be useful, but WITHOUT
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
2018-08-24 20:52:34 +00:00
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
2018-06-22 16:48:32 +00:00
* more details.
*
2018-08-24 20:52:34 +00:00
* The full GNU General Public License is included in this distribution in the
* file called LICENSE.
*
* Contact Information:
* wlanfae <wlanfae@realtek.com>
* Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
* Hsinchu 300, Taiwan.
*
* Larry Finger <Larry.Finger@lwfinger.net>
*
2018-06-22 16:48:32 +00:00
*****************************************************************************/
#include "mp_precomp.h"
#include "phydm_precomp.h"
2019-05-24 19:43:57 +00:00
void phydm_ccx_hw_restart(void *dm_void)
/*@Will Restart NHM/CLM/FAHM simultaneously*/
2018-08-24 20:52:34 +00:00
{
2019-05-24 19:43:57 +00:00
struct dm_struct *dm = (struct dm_struct *)dm_void;
u32 reg1 = 0;
2018-08-24 20:52:34 +00:00
2019-05-24 19:43:57 +00:00
if (dm->support_ic_type & ODM_IC_11AC_SERIES)
reg1 = R_0x994;
#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
else if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
reg1 = R_0x1e60;
#endif
else
reg1 = R_0x890;
2018-08-24 20:52:34 +00:00
2019-05-24 19:43:57 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
/*@disable NHM,CLM, FAHM*/
odm_set_bb_reg(dm, reg1, 0x7, 0x0);
odm_set_bb_reg(dm, reg1, BIT(8), 0x0);
odm_set_bb_reg(dm, reg1, BIT(8), 0x1);
2018-08-24 20:52:34 +00:00
}
2018-06-22 16:48:32 +00:00
#ifdef FAHM_SUPPORT
2019-05-24 19:43:57 +00:00
u16 phydm_hw_divider(void *dm_void, u16 numerator, u16 denumerator)
2018-06-22 16:48:32 +00:00
{
2019-05-24 19:43:57 +00:00
struct dm_struct *dm = (struct dm_struct *)dm_void;
u16 result = DEVIDER_ERROR;
u32 tmp_u32 = ((numerator << 16) | denumerator);
u32 reg_devider_input;
u32 reg;
u8 i;
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2018-06-22 16:48:32 +00:00
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
2019-05-24 19:43:57 +00:00
reg_devider_input = 0x1cbc;
reg = 0x1f98;
2018-06-22 16:48:32 +00:00
} else {
2019-05-24 19:43:57 +00:00
reg_devider_input = 0x980;
reg = 0x9f0;
2018-06-22 16:48:32 +00:00
}
2018-08-24 20:52:34 +00:00
odm_set_bb_reg(dm, reg_devider_input, MASKDWORD, tmp_u32);
2018-06-22 16:48:32 +00:00
for (i = 0; i < 10; i++) {
ODM_delay_ms(1);
2019-05-24 19:43:57 +00:00
if (odm_get_bb_reg(dm, reg, BIT(24))) {
/*@Chk HW rpt is ready*/
result = (u16)odm_get_bb_reg(dm, reg, MASKBYTE2);
2018-06-22 16:48:32 +00:00
break;
}
}
2019-05-24 19:43:57 +00:00
return result;
2018-06-22 16:48:32 +00:00
}
2019-05-24 19:43:57 +00:00
void phydm_fahm_trigger(void *dm_void, u16 tgr_period)
{ /*@unit (4us)*/
struct dm_struct *dm = (struct dm_struct *)dm_void;
u32 fahm_reg1;
2018-06-22 16:48:32 +00:00
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
2019-05-24 19:43:57 +00:00
odm_set_bb_reg(dm, R_0x1cf8, 0xffff00, tgr_period);
fahm_reg1 = 0x994;
2018-06-22 16:48:32 +00:00
} else {
2019-05-24 19:43:57 +00:00
odm_set_bb_reg(dm, R_0x978, 0xff000000, (tgr_period & 0xff));
odm_set_bb_reg(dm, R_0x97c, 0xff, (tgr_period & 0xff00) >> 8);
fahm_reg1 = 0x890;
2018-06-22 16:48:32 +00:00
}
2018-08-24 20:52:34 +00:00
odm_set_bb_reg(dm, fahm_reg1, BIT(2), 0);
odm_set_bb_reg(dm, fahm_reg1, BIT(2), 1);
2018-06-22 16:48:32 +00:00
}
2019-05-24 19:43:57 +00:00
void phydm_fahm_set_valid_cnt(void *dm_void, u8 numerator_sel,
u8 denominator_sel)
2018-06-22 16:48:32 +00:00
{
2019-05-24 19:43:57 +00:00
struct dm_struct *dm = (struct dm_struct *)dm_void;
struct ccx_info *ccx_info = &dm->dm_ccx_info;
u32 fahm_reg1;
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
if (ccx_info->fahm_nume_sel == numerator_sel &&
ccx_info->fahm_denom_sel == denominator_sel) {
2018-08-24 20:52:34 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "no need to update\n");
2018-06-22 16:48:32 +00:00
return;
}
ccx_info->fahm_nume_sel = numerator_sel;
2019-05-24 19:43:57 +00:00
ccx_info->fahm_denom_sel = denominator_sel;
if (dm->support_ic_type & ODM_IC_11AC_SERIES)
fahm_reg1 = 0x994;
else
fahm_reg1 = 0x890;
2018-06-22 16:48:32 +00:00
2018-08-24 20:52:34 +00:00
odm_set_bb_reg(dm, fahm_reg1, 0xe0, numerator_sel);
2019-05-24 19:43:57 +00:00
odm_set_bb_reg(dm, fahm_reg1, 0x7000, denominator_sel);
2018-06-22 16:48:32 +00:00
}
2019-05-24 19:43:57 +00:00
void phydm_fahm_get_result(void *dm_void)
2018-06-22 16:48:32 +00:00
{
2019-05-24 19:43:57 +00:00
struct dm_struct *dm = (struct dm_struct *)dm_void;
u16 fahm_cnt[12]; /*packet count*/
u16 fahm_rpt[12]; /*percentage*/
u16 denominator; /*@fahm_denominator packet count*/
u32 reg_rpt, reg_rpt_2;
u32 reg_tmp;
boolean is_ready = false;
u8 i;
PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
2019-05-24 19:43:57 +00:00
reg_rpt = 0x1f80;
2018-06-22 16:48:32 +00:00
reg_rpt_2 = 0x1f98;
} else {
2019-05-24 19:43:57 +00:00
reg_rpt = 0x9d8;
2018-06-22 16:48:32 +00:00
reg_rpt_2 = 0x9f0;
}
2018-08-24 20:52:34 +00:00
for (i = 0; i < 3; i++) {
2019-05-24 19:43:57 +00:00
if (odm_get_bb_reg(dm, reg_rpt_2, BIT(31))) {
/*@Chk HW rpt is ready*/
2018-06-22 16:48:32 +00:00
is_ready = true;
break;
}
ODM_delay_ms(1);
}
2019-05-24 19:43:57 +00:00
if (!is_ready)
2018-06-22 16:48:32 +00:00
return;
2019-05-24 19:43:57 +00:00
/*@Get FAHM Denominator*/
denominator = (u16)odm_get_bb_reg(dm, reg_rpt_2, MASKLWORD);
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "Reg[0x%x] fahm_denmrtr = %d\n", reg_rpt_2,
denominator);
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
/*@Get FAHM nemerator*/
for (i = 0; i < 6; i++) {
reg_tmp = odm_get_bb_reg(dm, reg_rpt + (i << 2), MASKDWORD);
PHYDM_DBG(dm, DBG_ENV_MNTR, "Reg[0x%x] fahm_denmrtr = %d\n",
reg_rpt + (i * 4), reg_tmp);
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
fahm_cnt[i * 2] = (u16)(reg_tmp & MASKLWORD);
fahm_cnt[i * 2 + 1] = (u16)((reg_tmp & MASKHWORD) >> 16);
2018-06-22 16:48:32 +00:00
}
2019-05-24 19:43:57 +00:00
for (i = 0; i < 12; i++)
fahm_rpt[i] = phydm_hw_divider(dm, fahm_cnt[i], denominator);
2018-08-24 20:52:34 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR,
"FAHM_RPT_cnt[10:0]=[%d, %d, %d, %d, %d(IGI), %d, %d, %d, %d, %d, %d, %d]\n",
2019-05-24 19:43:57 +00:00
fahm_cnt[11], fahm_cnt[10], fahm_cnt[9],
fahm_cnt[8], fahm_cnt[7], fahm_cnt[6],
fahm_cnt[5], fahm_cnt[4], fahm_cnt[3],
fahm_cnt[2], fahm_cnt[1], fahm_cnt[0]);
2018-08-24 20:52:34 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR,
"FAHM_RPT[10:0]=[%d, %d, %d, %d, %d(IGI), %d, %d, %d, %d, %d, %d, %d]\n",
fahm_rpt[11], fahm_rpt[10], fahm_rpt[9], fahm_rpt[8],
2019-05-24 19:43:57 +00:00
fahm_rpt[7], fahm_rpt[6], fahm_rpt[5], fahm_rpt[4],
fahm_rpt[3], fahm_rpt[2], fahm_rpt[1], fahm_rpt[0]);
2018-06-22 16:48:32 +00:00
}
2019-05-24 19:43:57 +00:00
void phydm_fahm_set_th_by_igi(void *dm_void, u8 igi)
2018-06-22 16:48:32 +00:00
{
2019-05-24 19:43:57 +00:00
struct dm_struct *dm = (struct dm_struct *)dm_void;
struct ccx_info *ccx_info = &dm->dm_ccx_info;
u32 val = 0;
u8 f_th[11]; /*@FAHM Threshold*/
u8 rssi_th[11]; /*@in RSSI scale*/
u8 th_gap = 2 * IGI_TO_NHM_TH_MULTIPLIER; /*unit is 0.5dB for FAHM*/
u8 i;
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2018-06-22 16:48:32 +00:00
if (ccx_info->env_mntr_igi == igi) {
2019-05-24 19:43:57 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR,
"No need to update FAHM_th, IGI=0x%x\n",
ccx_info->env_mntr_igi);
2018-06-22 16:48:32 +00:00
return;
}
2019-05-24 19:43:57 +00:00
ccx_info->env_mntr_igi = igi; /*@bkp IGI*/
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
if (igi >= CCA_CAP)
f_th[0] = (igi - CCA_CAP) * IGI_TO_NHM_TH_MULTIPLIER;
2018-06-22 16:48:32 +00:00
else
2019-05-24 19:43:57 +00:00
f_th[0] = 0;
rssi_th[0] = igi - 10 - CCA_CAP;
2018-06-22 16:48:32 +00:00
for (i = 1; i <= 10; i++) {
2019-05-24 19:43:57 +00:00
f_th[i] = f_th[0] + th_gap * i;
rssi_th[i] = rssi_th[0] + (i << 1);
2018-06-22 16:48:32 +00:00
}
2018-08-24 20:52:34 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR,
"FAHM_RSSI_th[10:0]=[%d, %d, %d, (IGI)%d, %d, %d, %d, %d, %d, %d, %d]\n",
rssi_th[10], rssi_th[9], rssi_th[8], rssi_th[7], rssi_th[6],
rssi_th[5], rssi_th[4], rssi_th[3], rssi_th[2], rssi_th[1],
rssi_th[0]);
2018-06-22 16:48:32 +00:00
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
2019-05-24 19:43:57 +00:00
val = BYTE_2_DWORD(0, f_th[2], f_th[1], f_th[0]);
odm_set_bb_reg(dm, R_0x1c38, 0xffffff00, val);
val = BYTE_2_DWORD(0, f_th[5], f_th[4], f_th[3]);
odm_set_bb_reg(dm, R_0x1c78, 0xffffff00, val);
val = BYTE_2_DWORD(0, 0, f_th[7], f_th[6]);
odm_set_bb_reg(dm, R_0x1c7c, 0xffff0000, val);
val = BYTE_2_DWORD(0, f_th[10], f_th[9], f_th[8]);
odm_set_bb_reg(dm, R_0x1cb8, 0xffffff00, val);
2018-06-22 16:48:32 +00:00
} else {
2019-05-24 19:43:57 +00:00
val = BYTE_2_DWORD(f_th[3], f_th[2], f_th[1], f_th[0]);
odm_set_bb_reg(dm, R_0x970, MASKDWORD, val);
val = BYTE_2_DWORD(f_th[7], f_th[6], f_th[5], f_th[4]);
odm_set_bb_reg(dm, R_0x974, MASKDWORD, val);
val = BYTE_2_DWORD(0, f_th[10], f_th[9], f_th[8]);
odm_set_bb_reg(dm, R_0x978, 0xffffff, val);
}
2018-06-22 16:48:32 +00:00
}
2019-05-24 19:43:57 +00:00
void phydm_fahm_init(void *dm_void)
2018-06-22 16:48:32 +00:00
{
2019-05-24 19:43:57 +00:00
struct dm_struct *dm = (struct dm_struct *)dm_void;
struct ccx_info *ccx_info = &dm->dm_ccx_info;
u32 fahm_reg1;
u8 denumerator_sel = 0;
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
PHYDM_DBG(dm, DBG_ENV_MNTR, "IGI=0x%x\n",
dm->dm_dig_table.cur_ig_value);
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
if (dm->support_ic_type & ODM_IC_11AC_SERIES)
fahm_reg1 = 0x994;
else
fahm_reg1 = 0x890;
2018-06-22 16:48:32 +00:00
ccx_info->fahm_period = 65535;
2019-05-24 19:43:57 +00:00
odm_set_bb_reg(dm, fahm_reg1, 0x6, 3); /*@FAHM HW block enable*/
denumerator_sel = FAHM_INCLD_FA | FAHM_INCLD_CRC_OK | FAHM_INCLD_CRC_ER;
phydm_fahm_set_valid_cnt(dm, FAHM_INCLD_FA, denumerator_sel);
2018-08-24 20:52:34 +00:00
phydm_fahm_set_th_by_igi(dm, dm->dm_dig_table.cur_ig_value);
2018-06-22 16:48:32 +00:00
}
2019-05-24 19:43:57 +00:00
void phydm_fahm_dbg(void *dm_void, char input[][16], u32 *_used, char *output,
u32 *_out_len)
2018-06-22 16:48:32 +00:00
{
2019-05-24 19:43:57 +00:00
struct dm_struct *dm = (struct dm_struct *)dm_void;
struct ccx_info *ccx_info = &dm->dm_ccx_info;
char help[] = "-h";
u32 var1[10] = {0};
u32 used = *_used;
u32 out_len = *_out_len;
u32 i;
2018-06-22 16:48:32 +00:00
for (i = 0; i < 2; i++) {
2019-05-24 19:43:57 +00:00
if (input[i + 1])
2018-06-22 16:48:32 +00:00
PHYDM_SSCANF(input[i + 1], DCMD_DECIMAL, &var1[i]);
}
if ((strcmp(input[1], help) == 0)) {
2019-05-24 19:43:57 +00:00
PDM_SNPF(out_len, used, output + used, out_len - used,
"{1: trigger, 2:get result}\n");
PDM_SNPF(out_len, used, output + used, out_len - used,
"{3: MNTR mode sel} {1: driver, 2. FW}\n");
2018-06-22 16:48:32 +00:00
return;
} else if (var1[0] == 1) { /* Set & trigger CLM */
2019-05-24 19:43:57 +00:00
2018-08-24 20:52:34 +00:00
phydm_fahm_set_th_by_igi(dm, dm->dm_dig_table.cur_ig_value);
phydm_fahm_trigger(dm, ccx_info->fahm_period);
2019-05-24 19:43:57 +00:00
PDM_SNPF(out_len, used, output + used, out_len - used,
"Monitor FAHM for %d * 4us\n", ccx_info->fahm_period);
} else if (var1[0] == 2) { /* @Get CLM results */
2018-06-22 16:48:32 +00:00
2018-08-24 20:52:34 +00:00
phydm_fahm_get_result(dm);
2019-05-24 19:43:57 +00:00
PDM_SNPF(out_len, used, output + used, out_len - used,
"FAHM_result=%d us\n", (ccx_info->clm_result << 2));
2018-06-22 16:48:32 +00:00
2018-08-24 20:52:34 +00:00
} else {
2019-05-24 19:43:57 +00:00
PDM_SNPF(out_len, used, output + used, out_len - used,
"Error\n");
2018-06-22 16:48:32 +00:00
}
2019-05-24 19:43:57 +00:00
2018-06-22 16:48:32 +00:00
*_used = used;
*_out_len = out_len;
}
2019-05-24 19:43:57 +00:00
#endif /*@#ifdef FAHM_SUPPORT*/
2018-08-24 20:52:34 +00:00
#ifdef NHM_SUPPORT
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
void phydm_nhm_racing_release(void *dm_void)
2018-06-22 16:48:32 +00:00
{
2019-05-24 19:43:57 +00:00
struct dm_struct *dm = (struct dm_struct *)dm_void;
struct ccx_info *ccx = &dm->dm_ccx_info;
u32 value32 = 0;
2018-06-22 16:48:32 +00:00
2018-08-24 20:52:34 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
PHYDM_DBG(dm, DBG_ENV_MNTR, "lv:(%d)->(0)\n", ccx->nhm_set_lv);
2019-05-24 19:43:57 +00:00
2018-08-24 20:52:34 +00:00
ccx->nhm_ongoing = false;
ccx->nhm_set_lv = NHM_RELEASE;
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
if (!(ccx->nhm_app == NHM_BACKGROUND || ccx->nhm_app == NHM_ACS)) {
phydm_pause_func(dm, F00_DIG, PHYDM_RESUME,
PHYDM_PAUSE_LEVEL_1, 1, &value32);
}
2018-08-24 20:52:34 +00:00
ccx->nhm_app = NHM_BACKGROUND;
2018-06-22 16:48:32 +00:00
}
2019-05-24 19:43:57 +00:00
u8 phydm_nhm_racing_ctrl(void *dm_void, enum phydm_nhm_level nhm_lv)
2018-06-22 16:48:32 +00:00
{
2019-05-24 19:43:57 +00:00
struct dm_struct *dm = (struct dm_struct *)dm_void;
struct ccx_info *ccx = &dm->dm_ccx_info;
u8 set_result = PHYDM_SET_SUCCESS;
/*@acquire to control NHM API*/
2018-08-24 20:52:34 +00:00
2019-05-24 19:43:57 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "nhm_ongoing=%d, lv:(%d)->(%d)\n",
2018-08-24 20:52:34 +00:00
ccx->nhm_ongoing, ccx->nhm_set_lv, nhm_lv);
if (ccx->nhm_ongoing) {
if (nhm_lv <= ccx->nhm_set_lv) {
set_result = PHYDM_SET_FAIL;
} else {
phydm_ccx_hw_restart(dm);
ccx->nhm_ongoing = false;
2018-06-22 16:48:32 +00:00
}
}
2019-05-24 19:43:57 +00:00
2018-08-24 20:52:34 +00:00
if (set_result)
ccx->nhm_set_lv = nhm_lv;
2019-05-24 19:43:57 +00:00
2018-08-24 20:52:34 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "nhm racing success=%d\n", set_result);
return set_result;
}
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
void phydm_nhm_trigger(void *dm_void)
2018-08-24 20:52:34 +00:00
{
2019-05-24 19:43:57 +00:00
struct dm_struct *dm = (struct dm_struct *)dm_void;
struct ccx_info *ccx = &dm->dm_ccx_info;
u32 nhm_reg1 = 0;
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
if (dm->support_ic_type & ODM_IC_11AC_SERIES)
nhm_reg1 = R_0x994;
#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
else if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
nhm_reg1 = R_0x1e60;
#endif
else
nhm_reg1 = R_0x890;
2018-08-24 20:52:34 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2019-05-24 19:43:57 +00:00
2018-08-24 20:52:34 +00:00
/*Trigger NHM*/
pdm_set_reg(dm, nhm_reg1, BIT(1), 0);
pdm_set_reg(dm, nhm_reg1, BIT(1), 1);
ccx->nhm_trigger_time = dm->phydm_sys_up_time;
ccx->nhm_rpt_stamp++;
ccx->nhm_ongoing = true;
2018-06-22 16:48:32 +00:00
}
boolean
2019-05-24 19:43:57 +00:00
phydm_nhm_check_rdy(void *dm_void)
2018-06-22 16:48:32 +00:00
{
2019-05-24 19:43:57 +00:00
struct dm_struct *dm = (struct dm_struct *)dm_void;
boolean is_ready = false;
u32 reg1 = 0, reg1_bit = 0;
#if (ENV_MNTR_DBG || ENV_MNTR_DBG_1)
u16 i = 0;
u64 start_time = 0, progressing_time = 0;
u32 reg_val_start = 0, reg_val = 0;
u8 print_rpt = 0;
#endif
2018-06-22 16:48:32 +00:00
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
2019-05-24 19:43:57 +00:00
reg1 = R_0xfb4;
reg1_bit = 16;
#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
} else if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
reg1 = R_0x2d4c;
2018-08-24 20:52:34 +00:00
reg1_bit = 16;
2019-05-24 19:43:57 +00:00
#endif
2018-08-24 20:52:34 +00:00
} else {
2019-05-24 19:43:57 +00:00
reg1 = R_0x8b4;
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type == ODM_RTL8710B) {
2019-05-24 19:43:57 +00:00
reg1_bit = 25;
2018-08-24 20:52:34 +00:00
} else {
reg1_bit = 17;
2018-06-22 16:48:32 +00:00
}
}
2018-08-24 20:52:34 +00:00
2019-05-24 19:43:57 +00:00
#if (ENV_MNTR_DBG_1)
start_time = odm_get_current_time(dm);
if (dm->support_ic_type & (ODM_RTL8812 | ODM_RTL8821)) {
PHYDM_DBG(dm, DBG_ENV_MNTR, "NHM_period = %d\n",
odm_get_bb_reg(dm, R_0x990, MASKDWORD));
/*NHM trigger bit*/
reg_val_start = odm_get_bb_reg(dm, R_0x994, BIT(1));
PHYDM_DBG(dm, DBG_ENV_MNTR, "reg_val_start = %d\n",
reg_val_start);
for (i = 0; i <= 400; i++) {
if (print_rpt == 0) {
reg_val = odm_get_bb_reg(dm, R_0x994, BIT(1));
if (reg_val != reg_val_start) {
print_rpt = 1;
PHYDM_DBG(dm, DBG_ENV_MNTR,
"Trig[%d] (%d) -> (%d)\n",
i, reg_val_start, reg_val);
}
}
if (odm_get_bb_reg(dm, reg1, BIT(reg1_bit))) {
is_ready = true;
break;
}
ODM_delay_ms(1);
}
} else {
if (odm_get_bb_reg(dm, reg1, BIT(reg1_bit)))
is_ready = true;
}
progressing_time = odm_get_progressing_time(dm, start_time);
PHYDM_DBG(dm, DBG_ENV_MNTR, "NHM rdy=%d, i=%d, NHM_polling_time=%lld\n",
is_ready, i, progressing_time);
#elif (ENV_MNTR_DBG)
start_time = odm_get_current_time(dm);
for (i = 0; i <= 400; i++) {
if (odm_get_bb_reg(dm, reg1, BIT(reg1_bit))) {
is_ready = true;
break;
}
ODM_delay_ms(1);
}
progressing_time = odm_get_progressing_time(dm, start_time);
PHYDM_DBG(dm, DBG_ENV_MNTR, "NHM rdy=%d, i=%d, NHM_polling_time=%lld\n",
is_ready, i, progressing_time);
#else
2018-08-24 20:52:34 +00:00
if (odm_get_bb_reg(dm, reg1, BIT(reg1_bit)))
is_ready = true;
PHYDM_DBG(dm, DBG_ENV_MNTR, "NHM rdy=%d\n", is_ready);
2019-05-24 19:43:57 +00:00
#endif
2018-08-24 20:52:34 +00:00
return is_ready;
2018-06-22 16:48:32 +00:00
}
2019-05-24 19:43:57 +00:00
void phydm_nhm_get_utility(void *dm_void)
2018-06-22 16:48:32 +00:00
{
2019-05-24 19:43:57 +00:00
struct dm_struct *dm = (struct dm_struct *)dm_void;
struct ccx_info *ccx = &dm->dm_ccx_info;
u8 nhm_rpt_non_0 = 0;
if (ccx->nhm_rpt_sum >= ccx->nhm_result[0]) {
nhm_rpt_non_0 = ccx->nhm_rpt_sum - ccx->nhm_result[0];
ccx->nhm_ratio = (nhm_rpt_non_0 * 100) >> 8;
} else {
2018-08-24 20:52:34 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "[warning] nhm_rpt_sum invalid\n");
ccx->nhm_ratio = 0;
2018-06-22 16:48:32 +00:00
}
2018-08-24 20:52:34 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "nhm_ratio=%d\n", ccx->nhm_ratio);
}
2018-06-22 16:48:32 +00:00
2018-08-24 20:52:34 +00:00
boolean
2019-05-24 19:43:57 +00:00
phydm_nhm_get_result(void *dm_void)
2018-08-24 20:52:34 +00:00
{
2019-05-24 19:43:57 +00:00
struct dm_struct *dm = (struct dm_struct *)dm_void;
struct ccx_info *ccx = &dm->dm_ccx_info;
u32 value32 = 0;
u8 i = 0;
u32 nhm_reg1 = 0;
u16 nhm_rpt_sum_tmp = 0;
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
if (dm->support_ic_type & ODM_IC_11AC_SERIES)
nhm_reg1 = R_0x994;
#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
else if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
nhm_reg1 = R_0x1e60;
#endif
else
nhm_reg1 = R_0x890;
2018-08-24 20:52:34 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
if (!(dm->support_ic_type == ODM_RTL8822C))
pdm_set_reg(dm, nhm_reg1, BIT(1), 0);
#if (ENV_MNTR_DBG_2)
PHYDM_DBG(dm, DBG_ENV_MNTR,
"[DBG][3] 0xc50=0x%x, 0x994=0x%x, 0x998=0x%x\n",
odm_get_bb_reg(dm, R_0xc50, MASKDWORD),
odm_get_bb_reg(dm, R_0x994, MASKDWORD),
odm_get_bb_reg(dm, R_0x998, MASKDWORD));
#endif
if (!(phydm_nhm_check_rdy(dm))) {
2018-08-24 20:52:34 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "Get NHM report Fail\n");
phydm_nhm_racing_release(dm);
return false;
2018-06-22 16:48:32 +00:00
}
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
2019-05-24 19:43:57 +00:00
value32 = odm_read_4byte(dm, R_0xfa8);
2018-08-24 20:52:34 +00:00
odm_move_memory(dm, &ccx->nhm_result[0], &value32, 4);
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
value32 = odm_read_4byte(dm, R_0xfac);
2018-08-24 20:52:34 +00:00
odm_move_memory(dm, &ccx->nhm_result[4], &value32, 4);
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
value32 = odm_read_4byte(dm, R_0xfb0);
2018-08-24 20:52:34 +00:00
odm_move_memory(dm, &ccx->nhm_result[8], &value32, 4);
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
/*@Get NHM duration*/
value32 = odm_read_4byte(dm, R_0xfb4);
2018-08-24 20:52:34 +00:00
ccx->nhm_duration = (u16)(value32 & MASKLWORD);
2019-05-24 19:43:57 +00:00
#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
} else if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
value32 = odm_read_4byte(dm, R_0x2d40);
odm_move_memory(dm, &ccx->nhm_result[0], &value32, 4);
value32 = odm_read_4byte(dm, R_0x2d44);
odm_move_memory(dm, &ccx->nhm_result[4], &value32, 4);
value32 = odm_read_4byte(dm, R_0x2d48);
odm_move_memory(dm, &ccx->nhm_result[8], &value32, 4);
/*@Get NHM duration*/
value32 = odm_read_4byte(dm, R_0x2d4c);
ccx->nhm_duration = (u16)(value32 & MASKLWORD);
#endif
2018-08-24 20:52:34 +00:00
} else {
2019-05-24 19:43:57 +00:00
value32 = odm_read_4byte(dm, R_0x8d8);
2018-08-24 20:52:34 +00:00
odm_move_memory(dm, &ccx->nhm_result[0], &value32, 4);
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
value32 = odm_read_4byte(dm, R_0x8dc);
2018-08-24 20:52:34 +00:00
odm_move_memory(dm, &ccx->nhm_result[4], &value32, 4);
2018-06-22 16:48:32 +00:00
2018-08-24 20:52:34 +00:00
value32 = odm_get_bb_reg(dm, R_0x8d0, 0xffff0000);
odm_move_memory(dm, &ccx->nhm_result[8], &value32, 2);
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
value32 = odm_read_4byte(dm, R_0x8d4);
2018-08-24 20:52:34 +00:00
ccx->nhm_result[10] = (u8)((value32 & MASKBYTE2) >> 16);
ccx->nhm_result[11] = (u8)((value32 & MASKBYTE3) >> 24);
2019-05-24 19:43:57 +00:00
/*@Get NHM duration*/
2018-08-24 20:52:34 +00:00
ccx->nhm_duration = (u16)(value32 & MASKLWORD);
}
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
/* sum all nhm_result */
2018-08-24 20:52:34 +00:00
if (ccx->nhm_period >= 65530) {
value32 = (ccx->nhm_duration * 100) >> 16;
2019-05-24 19:43:57 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR,
"NHM valid time = %d, valid: %d percent\n",
ccx->nhm_duration, value32);
2018-06-22 16:48:32 +00:00
}
2018-08-24 20:52:34 +00:00
for (i = 0; i < NHM_RPT_NUM; i++)
nhm_rpt_sum_tmp += (u16)ccx->nhm_result[i];
2018-06-22 16:48:32 +00:00
2018-08-24 20:52:34 +00:00
ccx->nhm_rpt_sum = (u8)nhm_rpt_sum_tmp;
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR,
"NHM_Rpt[%d](H->L)[%d %d %d %d %d %d %d %d %d %d %d %d]\n",
ccx->nhm_rpt_stamp, ccx->nhm_result[11], ccx->nhm_result[10],
ccx->nhm_result[9], ccx->nhm_result[8], ccx->nhm_result[7],
ccx->nhm_result[6], ccx->nhm_result[5], ccx->nhm_result[4],
ccx->nhm_result[3], ccx->nhm_result[2], ccx->nhm_result[1],
ccx->nhm_result[0]);
2018-06-22 16:48:32 +00:00
2018-08-24 20:52:34 +00:00
phydm_nhm_racing_release(dm);
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
#if (ENV_MNTR_DBG_2)
PHYDM_DBG(dm, DBG_ENV_MNTR,
"[DBG][4] 0xc50=0x%x, 0x994=0x%x, 0x998=0x%x\n",
odm_get_bb_reg(dm, R_0xc50, MASKDWORD),
odm_get_bb_reg(dm, R_0x994, MASKDWORD),
odm_get_bb_reg(dm, R_0x998, MASKDWORD));
#endif
2018-08-24 20:52:34 +00:00
if (nhm_rpt_sum_tmp > 255) {
2019-05-24 19:43:57 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR,
"[Warning] Invalid NHM RPT, total=%d\n",
2018-08-24 20:52:34 +00:00
nhm_rpt_sum_tmp);
return false;
2018-06-22 16:48:32 +00:00
}
2018-08-24 20:52:34 +00:00
return true;
2018-06-22 16:48:32 +00:00
}
2019-05-24 19:43:57 +00:00
void phydm_nhm_set_th_reg(void *dm_void)
2018-06-22 16:48:32 +00:00
{
2019-05-24 19:43:57 +00:00
struct dm_struct *dm = (struct dm_struct *)dm_void;
struct ccx_info *ccx = &dm->dm_ccx_info;
u32 reg1 = 0, reg2 = 0, reg3 = 0, reg4 = 0, reg4_bit = 0;
u32 val = 0;
2018-06-22 16:48:32 +00:00
2018-08-24 20:52:34 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2019-05-24 19:43:57 +00:00
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
2019-05-24 19:43:57 +00:00
reg1 = R_0x994;
reg2 = R_0x998;
reg3 = R_0x99c;
reg4 = R_0x9a0;
reg4_bit = MASKBYTE0;
#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
} else if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
reg1 = R_0x1e60;
reg2 = R_0x1e44;
reg3 = R_0x1e48;
reg4 = R_0x1e5c;
reg4_bit = MASKBYTE2;
#endif
2018-08-24 20:52:34 +00:00
} else {
2019-05-24 19:43:57 +00:00
reg1 = R_0x890;
reg2 = R_0x898;
reg3 = R_0x89c;
reg4 = R_0xe28;
reg4_bit = MASKBYTE0;
2018-06-22 16:48:32 +00:00
}
2019-05-24 19:43:57 +00:00
2018-08-24 20:52:34 +00:00
/*Set NHM threshold*/ /*Unit: PWdB U(8,1)*/
2019-05-24 19:43:57 +00:00
val = BYTE_2_DWORD(ccx->nhm_th[3], ccx->nhm_th[2],
ccx->nhm_th[1], ccx->nhm_th[0]);
pdm_set_reg(dm, reg2, MASKDWORD, val);
val = BYTE_2_DWORD(ccx->nhm_th[7], ccx->nhm_th[6],
ccx->nhm_th[5], ccx->nhm_th[4]);
pdm_set_reg(dm, reg3, MASKDWORD, val);
pdm_set_reg(dm, reg4, reg4_bit, ccx->nhm_th[8]);
val = BYTE_2_DWORD(0, 0, ccx->nhm_th[10], ccx->nhm_th[9]);
pdm_set_reg(dm, reg1, 0xffff0000, val);
PHYDM_DBG(dm, DBG_ENV_MNTR,
"Update NHM_th[H->L]=[%d %d %d %d %d %d %d %d %d %d %d]\n",
ccx->nhm_th[10], ccx->nhm_th[9], ccx->nhm_th[8],
ccx->nhm_th[7], ccx->nhm_th[6], ccx->nhm_th[5],
ccx->nhm_th[4], ccx->nhm_th[3], ccx->nhm_th[2],
ccx->nhm_th[1], ccx->nhm_th[0]);
2018-06-22 16:48:32 +00:00
}
boolean
2019-05-24 19:43:57 +00:00
phydm_nhm_th_update_chk(void *dm_void, enum nhm_application nhm_app, u8 *nhm_th,
u32 *igi_new)
2018-06-22 16:48:32 +00:00
{
2019-05-24 19:43:57 +00:00
struct dm_struct *dm = (struct dm_struct *)dm_void;
struct ccx_info *ccx = &dm->dm_ccx_info;
boolean is_update = false;
u8 igi_curr = phydm_get_igi(dm, BB_PATH_A);
u8 nhm_igi_th_11k_low[NHM_TH_NUM] = {0x12, 0x15, 0x18, 0x1b, 0x1e,
0x23, 0x28, 0x2c, 0x78,
0x78, 0x78};
u8 nhm_igi_th_11k_high[NHM_TH_NUM] = {0x1e, 0x23, 0x28, 0x2d, 0x32,
0x37, 0x78, 0x78, 0x78, 0x78,
0x78};
u8 nhm_igi_th_xbox[NHM_TH_NUM] = {0x1a, 0x2c, 0x2e, 0x30, 0x32, 0x34,
0x36, 0x38, 0x3a, 0x3c, 0x3d};
u8 i;
2018-08-24 20:52:34 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2019-05-24 19:43:57 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "App=%d, nhm_igi=0x%x, igi_curr=0x%x\n",
nhm_app, ccx->nhm_igi, igi_curr);
2018-08-24 20:52:34 +00:00
2019-05-24 19:43:57 +00:00
if (igi_curr < 0x10) /* Protect for invalid IGI*/
return false;
2018-08-24 20:52:34 +00:00
switch (nhm_app) {
2019-05-24 19:43:57 +00:00
case NHM_BACKGROUND: /*@Get IGI form driver parameter(cur_ig_value)*/
2018-08-24 20:52:34 +00:00
case NHM_ACS:
2019-05-24 19:43:57 +00:00
if (ccx->nhm_igi != igi_curr || ccx->nhm_app != nhm_app) {
2018-08-24 20:52:34 +00:00
is_update = true;
*igi_new = (u32)igi_curr;
nhm_th[0] = (u8)IGI_2_NHM_TH(igi_curr - CCA_CAP);
for (i = 1; i <= 10; i++)
nhm_th[i] = nhm_th[0] + IGI_2_NHM_TH(2 * i);
}
break;
2019-05-24 19:43:57 +00:00
2018-08-24 20:52:34 +00:00
case IEEE_11K_HIGH:
is_update = true;
*igi_new = 0x2c;
for (i = 0; i < NHM_TH_NUM; i++)
nhm_th[i] = IGI_2_NHM_TH(nhm_igi_th_11k_high[i]);
break;
2019-05-24 19:43:57 +00:00
2018-08-24 20:52:34 +00:00
case IEEE_11K_LOW:
is_update = true;
*igi_new = 0x20;
for (i = 0; i < NHM_TH_NUM; i++)
nhm_th[i] = IGI_2_NHM_TH(nhm_igi_th_11k_low[i]);
break;
2019-05-24 19:43:57 +00:00
2018-08-24 20:52:34 +00:00
case INTEL_XBOX:
is_update = true;
*igi_new = 0x36;
for (i = 0; i < NHM_TH_NUM; i++)
nhm_th[i] = IGI_2_NHM_TH(nhm_igi_th_xbox[i]);
break;
2019-05-24 19:43:57 +00:00
case NHM_DBG: /*@Get IGI form register*/
igi_curr = phydm_get_igi(dm, BB_PATH_A);
if (ccx->nhm_igi != igi_curr || ccx->nhm_app != nhm_app) {
2018-08-24 20:52:34 +00:00
is_update = true;
*igi_new = (u32)igi_curr;
nhm_th[0] = (u8)IGI_2_NHM_TH(igi_curr - CCA_CAP);
for (i = 1; i <= 10; i++)
nhm_th[i] = nhm_th[0] + IGI_2_NHM_TH(2 * i);
2018-06-22 16:48:32 +00:00
}
2018-08-24 20:52:34 +00:00
break;
2018-06-22 16:48:32 +00:00
}
2018-08-24 20:52:34 +00:00
if (is_update) {
2019-05-24 19:43:57 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "[Update NHM_TH] igi_RSSI=%d\n",
2018-08-24 20:52:34 +00:00
IGI_2_RSSI(*igi_new));
2019-05-24 19:43:57 +00:00
2018-08-24 20:52:34 +00:00
for (i = 0; i < NHM_TH_NUM; i++) {
PHYDM_DBG(dm, DBG_ENV_MNTR, "NHM_th[%d](RSSI) = %d\n",
i, NTH_TH_2_RSSI(nhm_th[i]));
2018-06-22 16:48:32 +00:00
}
2018-08-24 20:52:34 +00:00
} else {
PHYDM_DBG(dm, DBG_ENV_MNTR, "No need to update NHM_TH\n");
2018-06-22 16:48:32 +00:00
}
2018-08-24 20:52:34 +00:00
return is_update;
2018-06-22 16:48:32 +00:00
}
2019-05-24 19:43:57 +00:00
void phydm_nhm_set(void *dm_void, enum nhm_option_txon_all include_tx,
enum nhm_option_cca_all include_cca,
enum nhm_divider_opt_all divi_opt,
enum nhm_application nhm_app, u16 period)
2018-06-22 16:48:32 +00:00
{
2019-05-24 19:43:57 +00:00
struct dm_struct *dm = (struct dm_struct *)dm_void;
struct ccx_info *ccx = &dm->dm_ccx_info;
u8 nhm_th[NHM_TH_NUM] = {0};
u32 igi = 0x20;
u32 reg1 = 0, reg2 = 0;
u32 val_tmp = 0;
2018-08-24 20:52:34 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2019-05-24 19:43:57 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR,
"incld{tx, cca}={%d, %d}, divi_opt=%d, period=%d\n",
2018-08-24 20:52:34 +00:00
include_tx, include_cca, divi_opt, period);
if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
2019-05-24 19:43:57 +00:00
reg1 = R_0x994;
reg2 = R_0x990;
#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
} else if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
reg1 = R_0x1e60;
reg2 = R_0x1e40;
#endif
2018-08-24 20:52:34 +00:00
} else {
2019-05-24 19:43:57 +00:00
reg1 = R_0x890;
reg2 = R_0x894;
2018-08-24 20:52:34 +00:00
}
/*Set disable_ignore_cca, disable_ignore_txon, ccx_en*/
2019-05-24 19:43:57 +00:00
if (include_tx != ccx->nhm_include_txon ||
include_cca != ccx->nhm_include_cca ||
divi_opt != ccx->nhm_divider_opt) {
/* some old ic is not supported on NHM divider option */
if (dm->support_ic_type & (ODM_RTL8188E | ODM_RTL8723B |
ODM_RTL8195A | ODM_RTL8192E)) {
val_tmp = (u32)((include_tx << 2) |
(include_cca << 1) | 1);
pdm_set_reg(dm, reg1, R_0x700, val_tmp);
} else {
val_tmp = (u32)BIT_2_BYTE(divi_opt, include_tx,
include_cca, 1);
pdm_set_reg(dm, reg1, R_0xf00, val_tmp);
}
2018-08-24 20:52:34 +00:00
ccx->nhm_include_txon = include_tx;
ccx->nhm_include_cca = include_cca;
ccx->nhm_divider_opt = divi_opt;
2019-05-24 19:43:57 +00:00
#if 0
PHYDM_DBG(dm, DBG_ENV_MNTR,
"val_tmp=%d, incld{tx, cca}={%d, %d}, divi_opt=%d, period=%d\n",
val_tmp, include_tx, include_cca, divi_opt, period);
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "0x994=0x%x\n",
odm_get_bb_reg(dm, 0x994, 0xf00));
#endif
2018-08-24 20:52:34 +00:00
}
2019-05-24 19:43:57 +00:00
2018-08-24 20:52:34 +00:00
/*Set NHM period*/
if (period != ccx->nhm_period) {
pdm_set_reg(dm, reg2, MASKHWORD, period);
2019-05-24 19:43:57 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR,
"Update NHM period ((%d)) -> ((%d))\n",
2018-08-24 20:52:34 +00:00
ccx->nhm_period, period);
2018-06-22 16:48:32 +00:00
2018-08-24 20:52:34 +00:00
ccx->nhm_period = period;
}
2018-06-22 16:48:32 +00:00
2018-08-24 20:52:34 +00:00
/*Set NHM threshold*/
if (phydm_nhm_th_update_chk(dm, nhm_app, &(nhm_th[0]), &igi)) {
/*Pause IGI*/
2019-05-24 19:43:57 +00:00
if (nhm_app == NHM_BACKGROUND || nhm_app == NHM_ACS) {
2018-08-24 20:52:34 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "DIG Free Run\n");
2019-05-24 19:43:57 +00:00
} else if (phydm_pause_func(dm, F00_DIG, PHYDM_PAUSE,
PHYDM_PAUSE_LEVEL_1, 1, &igi)
== PAUSE_FAIL) {
2018-08-24 20:52:34 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "pause DIG Fail\n");
return;
} else {
PHYDM_DBG(dm, DBG_ENV_MNTR, "pause DIG=0x%x\n", igi);
}
ccx->nhm_app = nhm_app;
ccx->nhm_igi = (u8)igi;
odm_move_memory(dm, &ccx->nhm_th[0], &nhm_th, NHM_TH_NUM);
2018-06-22 16:48:32 +00:00
2018-08-24 20:52:34 +00:00
/*Set NHM th*/
phydm_nhm_set_th_reg(dm);
2018-06-22 16:48:32 +00:00
}
}
2019-05-24 19:43:57 +00:00
u8 phydm_nhm_mntr_set(void *dm_void, struct nhm_para_info *nhm_para)
2018-06-22 16:48:32 +00:00
{
2019-05-24 19:43:57 +00:00
struct dm_struct *dm = (struct dm_struct *)dm_void;
u16 nhm_time = 0; /*unit: 4us*/
2018-08-24 20:52:34 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2018-06-22 16:48:32 +00:00
2018-08-24 20:52:34 +00:00
if (nhm_para->mntr_time == 0)
return PHYDM_SET_FAIL;
2018-06-22 16:48:32 +00:00
2018-08-24 20:52:34 +00:00
if (nhm_para->nhm_lv >= NHM_MAX_NUM) {
PHYDM_DBG(dm, DBG_ENV_MNTR, "Wrong LV=%d\n", nhm_para->nhm_lv);
return PHYDM_SET_FAIL;
2018-06-22 16:48:32 +00:00
}
2018-08-24 20:52:34 +00:00
if (phydm_nhm_racing_ctrl(dm, nhm_para->nhm_lv) == PHYDM_SET_FAIL)
return PHYDM_SET_FAIL;
2019-05-24 19:43:57 +00:00
2018-08-24 20:52:34 +00:00
if (nhm_para->mntr_time >= 262)
nhm_time = NHM_PERIOD_MAX;
else
nhm_time = nhm_para->mntr_time * MS_TO_4US_RATIO;
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
phydm_nhm_set(dm, nhm_para->incld_txon, nhm_para->incld_cca,
nhm_para->div_opt, nhm_para->nhm_app, nhm_time);
2018-08-24 20:52:34 +00:00
return PHYDM_SET_SUCCESS;
2018-06-22 16:48:32 +00:00
}
2019-05-24 19:43:57 +00:00
/*@Environment Monitor*/
2018-08-24 20:52:34 +00:00
boolean
2019-05-24 19:43:57 +00:00
phydm_nhm_mntr_chk(void *dm_void, u16 monitor_time /*unit ms*/)
2018-06-22 16:48:32 +00:00
{
2019-05-24 19:43:57 +00:00
struct dm_struct *dm = (struct dm_struct *)dm_void;
struct ccx_info *ccx = &dm->dm_ccx_info;
struct nhm_para_info nhm_para = {0};
boolean nhm_chk_result = false;
u32 sys_return_time = 0;
2018-06-22 16:48:32 +00:00
2018-08-24 20:52:34 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2018-06-22 16:48:32 +00:00
2018-08-24 20:52:34 +00:00
if (ccx->nhm_manual_ctrl) {
PHYDM_DBG(dm, DBG_ENV_MNTR, "NHM in manual ctrl\n");
return nhm_chk_result;
2018-06-22 16:48:32 +00:00
}
2019-05-24 19:43:57 +00:00
sys_return_time = ccx->nhm_trigger_time + MAX_ENV_MNTR_TIME;
if (ccx->nhm_app != NHM_BACKGROUND &&
(sys_return_time > dm->phydm_sys_up_time)) {
PHYDM_DBG(dm, DBG_ENV_MNTR,
"nhm_app=%d, trigger_time %d, sys_time=%d\n",
ccx->nhm_app, ccx->nhm_trigger_time,
dm->phydm_sys_up_time);
2018-06-22 16:48:32 +00:00
2018-08-24 20:52:34 +00:00
return nhm_chk_result;
}
2019-05-24 19:43:57 +00:00
/*@[NHM get result & calculate Utility----------------------------*/
2018-08-24 20:52:34 +00:00
if (phydm_nhm_get_result(dm)) {
PHYDM_DBG(dm, DBG_ENV_MNTR, "Get NHM_rpt success\n");
phydm_nhm_get_utility(dm);
}
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
/*@[NHM trigger]-------------------------------------------------*/
2018-08-24 20:52:34 +00:00
nhm_para.incld_txon = NHM_EXCLUDE_TXON;
nhm_para.incld_cca = NHM_EXCLUDE_CCA;
nhm_para.div_opt = NHM_CNT_ALL;
nhm_para.nhm_app = NHM_BACKGROUND;
2019-05-24 19:43:57 +00:00
nhm_para.nhm_lv = NHM_LV_1;
2018-08-24 20:52:34 +00:00
nhm_para.mntr_time = monitor_time;
2019-05-24 19:43:57 +00:00
2018-08-24 20:52:34 +00:00
nhm_chk_result = phydm_nhm_mntr_set(dm, &nhm_para);
2019-05-24 19:43:57 +00:00
2018-08-24 20:52:34 +00:00
return nhm_chk_result;
2018-06-22 16:48:32 +00:00
}
2019-05-24 19:43:57 +00:00
void phydm_nhm_init(void *dm_void)
2018-06-22 16:48:32 +00:00
{
2019-05-24 19:43:57 +00:00
struct dm_struct *dm = (struct dm_struct *)dm_void;
struct ccx_info *ccx = &dm->dm_ccx_info;
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
PHYDM_DBG(dm, DBG_ENV_MNTR, "cur_igi=0x%x\n",
dm->dm_dig_table.cur_ig_value);
2018-06-22 16:48:32 +00:00
2018-08-24 20:52:34 +00:00
ccx->nhm_app = NHM_BACKGROUND;
ccx->nhm_igi = 0xff;
2018-06-22 16:48:32 +00:00
2018-08-24 20:52:34 +00:00
/*Set NHM threshold*/
ccx->nhm_ongoing = false;
ccx->nhm_set_lv = NHM_RELEASE;
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
if (phydm_nhm_th_update_chk(dm, ccx->nhm_app, &ccx->nhm_th[0],
(u32 *)&ccx->nhm_igi))
2018-08-24 20:52:34 +00:00
phydm_nhm_set_th_reg(dm);
2019-05-24 19:43:57 +00:00
2018-08-24 20:52:34 +00:00
ccx->nhm_period = 0;
2019-05-24 19:43:57 +00:00
2018-08-24 20:52:34 +00:00
ccx->nhm_include_cca = NHM_CCA_INIT;
ccx->nhm_include_txon = NHM_TXON_INIT;
ccx->nhm_divider_opt = NHM_CNT_INIT;
2019-05-24 19:43:57 +00:00
2018-08-24 20:52:34 +00:00
ccx->nhm_manual_ctrl = 0;
ccx->nhm_rpt_stamp = 0;
2018-06-22 16:48:32 +00:00
}
2019-05-24 19:43:57 +00:00
void phydm_nhm_dbg(void *dm_void, char input[][16], u32 *_used, char *output,
u32 *_out_len)
2018-06-22 16:48:32 +00:00
{
2019-05-24 19:43:57 +00:00
struct dm_struct *dm = (struct dm_struct *)dm_void;
struct ccx_info *ccx = &dm->dm_ccx_info;
struct nhm_para_info nhm_para;
char help[] = "-h";
u32 var1[10] = {0};
u32 used = *_used;
u32 out_len = *_out_len;
boolean nhm_rpt_success = true;
u8 result_tmp = 0;
u8 i;
2018-08-24 20:52:34 +00:00
PHYDM_SSCANF(input[1], DCMD_DECIMAL, &var1[0]);
2019-05-24 19:43:57 +00:00
2018-08-24 20:52:34 +00:00
if ((strcmp(input[1], help) == 0)) {
2019-05-24 19:43:57 +00:00
PDM_SNPF(out_len, used, output + used, out_len - used,
"NHM Basic-Trigger 262ms: {1}\n");
PDM_SNPF(out_len, used, output + used, out_len - used,
"NHM Adv-Trigger: {2} {Include TXON} {Include CCA}\n{0:Cnt_all, 1:Cnt valid} {App} {LV} {0~262ms}\n");
2018-08-24 20:52:34 +00:00
2019-05-24 19:43:57 +00:00
PDM_SNPF(out_len, used, output + used, out_len - used,
"NHM Get Result: {100}\n");
} else if (var1[0] == 100) { /*@Get NHM results*/
PDM_SNPF(out_len, used, output + used, out_len - used,
"IGI=0x%x, rpt_stamp=%d\n", ccx->nhm_igi,
ccx->nhm_rpt_stamp);
2018-06-22 16:48:32 +00:00
2018-08-24 20:52:34 +00:00
nhm_rpt_success = phydm_nhm_get_result(dm);
2018-06-22 16:48:32 +00:00
2018-08-24 20:52:34 +00:00
if (nhm_rpt_success) {
for (i = 0; i <= 11; i++) {
2019-05-24 19:43:57 +00:00
result_tmp = ccx->nhm_result[i];
PDM_SNPF(out_len, used, output + used,
out_len - used,
"nhm_rpt[%d] = %d (%d percent)\n",
i, result_tmp,
(((result_tmp * 100) + 128) >> 8));
2018-08-24 20:52:34 +00:00
}
} else {
2019-05-24 19:43:57 +00:00
PDM_SNPF(out_len, used, output + used, out_len - used,
"Get NHM_rpt Fail\n");
2018-08-24 20:52:34 +00:00
}
ccx->nhm_manual_ctrl = 0;
2019-05-24 19:43:57 +00:00
} else { /*NMH trigger*/
2018-08-24 20:52:34 +00:00
ccx->nhm_manual_ctrl = 1;
2019-05-24 19:43:57 +00:00
for (i = 1; i < 7; i++) {
if (input[i + 1]) {
PHYDM_SSCANF(input[i + 1], DCMD_DECIMAL,
&var1[i]);
}
}
2018-08-24 20:52:34 +00:00
if (var1[0] == 1) {
nhm_para.incld_txon = NHM_EXCLUDE_TXON;
nhm_para.incld_cca = NHM_EXCLUDE_CCA;
nhm_para.div_opt = NHM_CNT_ALL;
nhm_para.nhm_app = NHM_DBG;
nhm_para.nhm_lv = NHM_LV_4;
nhm_para.mntr_time = 262;
} else {
2019-05-24 19:43:57 +00:00
nhm_para.incld_txon = (enum nhm_option_txon_all)var1[1];
nhm_para.incld_cca = (enum nhm_option_cca_all)var1[2];
2018-08-24 20:52:34 +00:00
nhm_para.div_opt = (enum nhm_divider_opt_all)var1[3];
nhm_para.nhm_app = (enum nhm_application)var1[4];
nhm_para.nhm_lv = (enum phydm_nhm_level)var1[5];
nhm_para.mntr_time = (u16)var1[6];
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
/* some old ic is not supported on NHM divider option */
if (dm->support_ic_type & (ODM_RTL8188E | ODM_RTL8723B |
ODM_RTL8195A | ODM_RTL8192E)) {
nhm_para.div_opt = NHM_CNT_ALL;
}
2018-06-22 16:48:32 +00:00
}
2019-05-24 19:43:57 +00:00
PDM_SNPF(out_len, used, output + used, out_len - used,
"txon=%d, cca=%d, dev=%d, app=%d, lv=%d, time=%d ms\n",
nhm_para.incld_txon, nhm_para.incld_cca,
nhm_para.div_opt, nhm_para.nhm_app,
nhm_para.nhm_lv, nhm_para.mntr_time);
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
if (phydm_nhm_mntr_set(dm, &nhm_para) == PHYDM_SET_SUCCESS)
phydm_nhm_trigger(dm);
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
PDM_SNPF(out_len, used, output + used, out_len - used,
"IGI=0x%x, rpt_stamp=%d\n", ccx->nhm_igi,
ccx->nhm_rpt_stamp);
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
for (i = 0; i <= 10; i++) {
PDM_SNPF(out_len, used, output + used, out_len - used,
"NHM_th[%d] RSSI = %d\n", i,
NTH_TH_2_RSSI(ccx->nhm_th[i]));
2018-06-22 16:48:32 +00:00
}
}
2019-05-24 19:43:57 +00:00
*_used = used;
*_out_len = out_len;
2018-06-22 16:48:32 +00:00
}
2019-05-24 19:43:57 +00:00
#endif /*@#ifdef NHM_SUPPORT*/
2018-08-24 20:52:34 +00:00
#ifdef CLM_SUPPORT
2019-05-24 19:43:57 +00:00
void phydm_clm_racing_release(void *dm_void)
2018-06-22 16:48:32 +00:00
{
2019-05-24 19:43:57 +00:00
struct dm_struct *dm = (struct dm_struct *)dm_void;
struct ccx_info *ccx = &dm->dm_ccx_info;
2018-06-22 16:48:32 +00:00
2018-08-24 20:52:34 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
PHYDM_DBG(dm, DBG_ENV_MNTR, "lv:(%d)->(0)\n", ccx->clm_set_lv);
2019-05-24 19:43:57 +00:00
2018-08-24 20:52:34 +00:00
ccx->clm_ongoing = false;
ccx->clm_set_lv = CLM_RELEASE;
ccx->clm_app = CLM_BACKGROUND;
}
2019-05-24 19:43:57 +00:00
u8 phydm_clm_racing_ctrl(void *dm_void, enum phydm_nhm_level clm_lv)
2018-08-24 20:52:34 +00:00
{
2019-05-24 19:43:57 +00:00
struct dm_struct *dm = (struct dm_struct *)dm_void;
struct ccx_info *ccx = &dm->dm_ccx_info;
u8 set_result = PHYDM_SET_SUCCESS;
/*@acquire to control CLM API*/
2018-08-24 20:52:34 +00:00
2019-05-24 19:43:57 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "clm_ongoing=%d, lv:(%d)->(%d)\n",
2018-08-24 20:52:34 +00:00
ccx->clm_ongoing, ccx->clm_set_lv, clm_lv);
if (ccx->clm_ongoing) {
if (clm_lv <= ccx->clm_set_lv) {
set_result = PHYDM_SET_FAIL;
} else {
phydm_ccx_hw_restart(dm);
ccx->clm_ongoing = false;
}
}
2019-05-24 19:43:57 +00:00
2018-08-24 20:52:34 +00:00
if (set_result)
ccx->clm_set_lv = clm_lv;
2019-05-24 19:43:57 +00:00
2018-08-24 20:52:34 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "clm racing success=%d\n", set_result);
return set_result;
}
2019-05-24 19:43:57 +00:00
void phydm_clm_c2h_report_handler(void *dm_void, u8 *cmd_buf, u8 cmd_len)
2018-08-24 20:52:34 +00:00
{
2019-05-24 19:43:57 +00:00
struct dm_struct *dm = (struct dm_struct *)dm_void;
struct ccx_info *ccx_info = &dm->dm_ccx_info;
u8 clm_report = cmd_buf[0];
/*@u8 clm_report_idx = cmd_buf[1];*/
2018-08-24 20:52:34 +00:00
2019-05-24 19:43:57 +00:00
if (cmd_len >= 12)
2018-06-22 16:48:32 +00:00
return;
2019-05-24 19:43:57 +00:00
2018-08-24 20:52:34 +00:00
ccx_info->clm_fw_result_acc += clm_report;
ccx_info->clm_fw_result_cnt++;
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "[%d] clm_report= %d\n",
ccx_info->clm_fw_result_cnt, clm_report);
2018-08-24 20:52:34 +00:00
}
2019-05-24 19:43:57 +00:00
void phydm_clm_h2c(void *dm_void, u16 obs_time, u8 fw_clm_en)
2018-08-24 20:52:34 +00:00
{
2019-05-24 19:43:57 +00:00
struct dm_struct *dm = (struct dm_struct *)dm_void;
u8 h2c_val[H2C_MAX_LENGTH] = {0};
u8 i = 0;
u8 obs_time_idx = 0;
2018-08-24 20:52:34 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s] ======>\n", __func__);
PHYDM_DBG(dm, DBG_ENV_MNTR, "obs_time_index=%d *4 us\n", obs_time);
2019-05-24 19:43:57 +00:00
for (i = 1; i <= 16; i++) {
if (obs_time & BIT(16 - i)) {
obs_time_idx = 16 - i;
2018-08-24 20:52:34 +00:00
break;
}
}
2019-05-24 19:43:57 +00:00
#if 0
obs_time = (2 ^ 16 - 1)~(2 ^ 15) => obs_time_idx = 15 (65535 ~32768)
obs_time = (2 ^ 15 - 1)~(2 ^ 14) => obs_time_idx = 14
2018-08-24 20:52:34 +00:00
...
...
...
2019-05-24 19:43:57 +00:00
obs_time = (2 ^ 1 - 1)~(2 ^ 0) => obs_time_idx = 0
2018-08-24 20:52:34 +00:00
2019-05-24 19:43:57 +00:00
#endif
2018-08-24 20:52:34 +00:00
2019-05-24 19:43:57 +00:00
h2c_val[0] = obs_time_idx | (((fw_clm_en) ? 1 : 0) << 7);
2018-08-24 20:52:34 +00:00
h2c_val[1] = CLM_MAX_REPORT_TIME;
PHYDM_DBG(dm, DBG_ENV_MNTR, "PHYDM h2c[0x4d]=0x%x %x %x %x %x %x %x\n",
2019-05-24 19:43:57 +00:00
h2c_val[6], h2c_val[5], h2c_val[4], h2c_val[3], h2c_val[2],
h2c_val[1], h2c_val[0]);
2018-08-24 20:52:34 +00:00
odm_fill_h2c_cmd(dm, PHYDM_H2C_FW_CLM_MNTR, H2C_MAX_LENGTH, h2c_val);
2018-06-22 16:48:32 +00:00
}
2019-05-24 19:43:57 +00:00
void phydm_clm_setting(void *dm_void, u16 clm_period /*@4us sample 1 time*/)
2018-06-22 16:48:32 +00:00
{
2019-05-24 19:43:57 +00:00
struct dm_struct *dm = (struct dm_struct *)dm_void;
struct ccx_info *ccx = &dm->dm_ccx_info;
2018-06-22 16:48:32 +00:00
2018-08-24 20:52:34 +00:00
if (ccx->clm_period != clm_period) {
2019-05-24 19:43:57 +00:00
if (dm->support_ic_type & ODM_IC_11AC_SERIES)
2018-08-24 20:52:34 +00:00
odm_set_bb_reg(dm, R_0x990, MASKLWORD, clm_period);
2019-05-24 19:43:57 +00:00
#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
else if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
odm_set_bb_reg(dm, R_0x1e40, MASKLWORD, clm_period);
#endif
else if (dm->support_ic_type & ODM_IC_11N_SERIES)
2018-08-24 20:52:34 +00:00
odm_set_bb_reg(dm, R_0x894, MASKLWORD, clm_period);
ccx->clm_period = clm_period;
2019-05-24 19:43:57 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR,
"Update CLM period ((%d)) -> ((%d))\n",
2018-08-24 20:52:34 +00:00
ccx->clm_period, clm_period);
}
2019-05-24 19:43:57 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "Set CLM period=%d * 4us\n",
ccx->clm_period);
2018-06-22 16:48:32 +00:00
}
2019-05-24 19:43:57 +00:00
void phydm_clm_trigger(void *dm_void)
2018-06-22 16:48:32 +00:00
{
2019-05-24 19:43:57 +00:00
struct dm_struct *dm = (struct dm_struct *)dm_void;
struct ccx_info *ccx = &dm->dm_ccx_info;
u32 reg1 = 0;
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
if (dm->support_ic_type & ODM_IC_11AC_SERIES)
reg1 = R_0x994;
#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
else if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
reg1 = R_0x1e60;
#endif
else
reg1 = R_0x890;
2018-08-24 20:52:34 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2019-05-24 19:43:57 +00:00
2018-08-24 20:52:34 +00:00
odm_set_bb_reg(dm, reg1, BIT(0), 0x0);
odm_set_bb_reg(dm, reg1, BIT(0), 0x1);
ccx->clm_trigger_time = dm->phydm_sys_up_time;
ccx->clm_rpt_stamp++;
ccx->clm_ongoing = true;
}
2018-06-22 16:48:32 +00:00
2018-08-24 20:52:34 +00:00
boolean
2019-05-24 19:43:57 +00:00
phydm_clm_check_rdy(void *dm_void)
2018-08-24 20:52:34 +00:00
{
2019-05-24 19:43:57 +00:00
struct dm_struct *dm = (struct dm_struct *)dm_void;
boolean is_ready = false;
u32 reg1 = 0, reg1_bit = 0;
#if (ENV_MNTR_DBG)
u16 i = 0;
u64 start_time = 0, progressing_time = 0;
#endif
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
2019-05-24 19:43:57 +00:00
reg1 = R_0xfa4;
reg1_bit = 16;
#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
} else if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
reg1 = R_0x2d88;
2018-08-24 20:52:34 +00:00
reg1_bit = 16;
2019-05-24 19:43:57 +00:00
#endif
2018-08-24 20:52:34 +00:00
} else if (dm->support_ic_type & ODM_IC_11N_SERIES) {
if (dm->support_ic_type == ODM_RTL8710B) {
reg1 = R_0x8b4;
reg1_bit = 24;
} else {
reg1 = R_0x8b4;
reg1_bit = 16;
}
}
2019-05-24 19:43:57 +00:00
#if (ENV_MNTR_DBG)
start_time = odm_get_current_time(dm);
for (i = 0; i <= 400; i++) {
if (odm_get_bb_reg(dm, reg1, BIT(reg1_bit))) {
is_ready = true;
break;
}
ODM_delay_ms(1);
}
progressing_time = odm_get_progressing_time(dm, start_time);
PHYDM_DBG(dm, DBG_ENV_MNTR, "CLM rdy=%d, i=%d, CLM_polling_time=%lld\n",
is_ready, i, progressing_time);
#else
if (odm_get_bb_reg(dm, reg1, BIT(reg1_bit)))
is_ready = true;
2018-08-24 20:52:34 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "CLM rdy=%d\n", is_ready);
2019-05-24 19:43:57 +00:00
#endif
2018-08-24 20:52:34 +00:00
return is_ready;
2018-06-22 16:48:32 +00:00
}
2019-05-24 19:43:57 +00:00
void phydm_clm_get_utility(void *dm_void)
2018-06-22 16:48:32 +00:00
{
2019-05-24 19:43:57 +00:00
struct dm_struct *dm = (struct dm_struct *)dm_void;
struct ccx_info *ccx = &dm->dm_ccx_info;
u32 clm_result_tmp;
2018-08-24 20:52:34 +00:00
if (ccx->clm_period == 0) {
PHYDM_DBG(dm, DBG_ENV_MNTR, "[warning] clm_period = 0\n");
ccx->clm_ratio = 0;
} else if (ccx->clm_period >= 65530) {
clm_result_tmp = (u32)(ccx->clm_result * 100);
2019-05-24 19:43:57 +00:00
ccx->clm_ratio = (u8)((clm_result_tmp + (1 << 15)) >> 16);
} else {
clm_result_tmp = (u32)(ccx->clm_result * 100);
ccx->clm_ratio = (u8)(clm_result_tmp / (u32)ccx->clm_period);
}
2018-08-24 20:52:34 +00:00
}
2018-06-22 16:48:32 +00:00
2018-08-24 20:52:34 +00:00
boolean
2019-05-24 19:43:57 +00:00
phydm_clm_get_result(void *dm_void)
2018-08-24 20:52:34 +00:00
{
2019-05-24 19:43:57 +00:00
struct dm_struct *dm = (struct dm_struct *)dm_void;
struct ccx_info *ccx_info = &dm->dm_ccx_info;
u32 reg1 = 0;
u32 val = 0;
2018-08-24 20:52:34 +00:00
2019-05-24 19:43:57 +00:00
if (dm->support_ic_type & ODM_IC_11AC_SERIES)
reg1 = R_0x994;
#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
else if (dm->support_ic_type & ODM_IC_JGR3_SERIES)
reg1 = R_0x1e60;
#endif
else
reg1 = R_0x890;
if (!(dm->support_ic_type == ODM_RTL8822C))
odm_set_bb_reg(dm, reg1, BIT(0), 0x0);
2018-08-24 20:52:34 +00:00
if (phydm_clm_check_rdy(dm) == false) {
PHYDM_DBG(dm, DBG_ENV_MNTR, "Get CLM report Fail\n");
phydm_clm_racing_release(dm);
return false;
}
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
val = odm_get_bb_reg(dm, R_0xfa4, MASKLWORD);
ccx_info->clm_result = (u16)val;
#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
} else if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
val = odm_get_bb_reg(dm, R_0x2d88, MASKLWORD);
ccx_info->clm_result = (u16)val;
#endif
} else if (dm->support_ic_type & ODM_IC_11N_SERIES) {
val = odm_get_bb_reg(dm, R_0x8d0, MASKLWORD);
ccx_info->clm_result = (u16)val;
}
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "CLM result = %d *4 us\n",
ccx_info->clm_result);
2018-08-24 20:52:34 +00:00
phydm_clm_racing_release(dm);
return true;
}
2019-05-24 19:43:57 +00:00
void phydm_clm_mntr_fw(void *dm_void, u16 monitor_time /*unit ms*/)
2018-08-24 20:52:34 +00:00
{
2019-05-24 19:43:57 +00:00
struct dm_struct *dm = (struct dm_struct *)dm_void;
struct ccx_info *ccx = &dm->dm_ccx_info;
u32 val = 0;
/*@[Get CLM report]*/
if (ccx->clm_fw_result_cnt != 0) {
val = ccx->clm_fw_result_acc / ccx->clm_fw_result_cnt;
ccx->clm_ratio = (u8)val;
} else {
2018-08-24 20:52:34 +00:00
ccx->clm_ratio = 0;
2019-05-24 19:43:57 +00:00
}
PHYDM_DBG(dm, DBG_ENV_MNTR,
"clm_fw_result_acc=%d, clm_fw_result_cnt=%d\n",
ccx->clm_fw_result_acc, ccx->clm_fw_result_cnt);
2018-08-24 20:52:34 +00:00
ccx->clm_fw_result_acc = 0;
ccx->clm_fw_result_cnt = 0;
2019-05-24 19:43:57 +00:00
/*@[CLM trigger]*/
2018-08-24 20:52:34 +00:00
if (monitor_time >= 262)
ccx->clm_period = 65535;
else
ccx->clm_period = monitor_time * MS_TO_4US_RATIO;
2019-05-24 19:43:57 +00:00
phydm_clm_h2c(dm, ccx->clm_period, true);
2018-08-24 20:52:34 +00:00
}
2019-05-24 19:43:57 +00:00
u8 phydm_clm_mntr_set(void *dm_void, struct clm_para_info *clm_para)
2018-08-24 20:52:34 +00:00
{
2019-05-24 19:43:57 +00:00
/*@Driver Monitor CLM*/
struct dm_struct *dm = (struct dm_struct *)dm_void;
struct ccx_info *ccx = &dm->dm_ccx_info;
u16 clm_period = 0;
2018-08-24 20:52:34 +00:00
if (clm_para->mntr_time == 0)
return PHYDM_SET_FAIL;
if (clm_para->clm_lv >= CLM_MAX_NUM) {
2019-05-24 19:43:57 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "[WARNING] Wrong LV=%d\n",
clm_para->clm_lv);
2018-08-24 20:52:34 +00:00
return PHYDM_SET_FAIL;
}
if (phydm_clm_racing_ctrl(dm, clm_para->clm_lv) == PHYDM_SET_FAIL)
return PHYDM_SET_FAIL;
2019-05-24 19:43:57 +00:00
2018-08-24 20:52:34 +00:00
if (clm_para->mntr_time >= 262)
clm_period = CLM_PERIOD_MAX;
else
clm_period = clm_para->mntr_time * MS_TO_4US_RATIO;
ccx->clm_app = clm_para->clm_app;
phydm_clm_setting(dm, clm_period);
2019-05-24 19:43:57 +00:00
2018-08-24 20:52:34 +00:00
return PHYDM_SET_SUCCESS;
}
boolean
2019-05-24 19:43:57 +00:00
phydm_clm_mntr_chk(void *dm_void, u16 monitor_time /*unit ms*/)
2018-08-24 20:52:34 +00:00
{
2019-05-24 19:43:57 +00:00
struct dm_struct *dm = (struct dm_struct *)dm_void;
struct ccx_info *ccx = &dm->dm_ccx_info;
struct clm_para_info clm_para = {0};
boolean clm_chk_result = false;
u32 sys_return_time = 0;
2018-08-24 20:52:34 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s] ======>\n", __func__);
if (ccx->clm_manual_ctrl) {
PHYDM_DBG(dm, DBG_ENV_MNTR, "CLM in manual ctrl\n");
return clm_chk_result;
}
2019-05-24 19:43:57 +00:00
sys_return_time = ccx->clm_trigger_time + MAX_ENV_MNTR_TIME;
if (ccx->clm_app != CLM_BACKGROUND &&
sys_return_time > dm->phydm_sys_up_time) {
PHYDM_DBG(dm, DBG_ENV_MNTR, "trigger_time %d, sys_time=%d\n",
2018-08-24 20:52:34 +00:00
ccx->clm_trigger_time, dm->phydm_sys_up_time);
2019-05-24 19:43:57 +00:00
2018-08-24 20:52:34 +00:00
return clm_chk_result;
}
2019-05-24 19:43:57 +00:00
2018-08-24 20:52:34 +00:00
clm_para.clm_app = CLM_BACKGROUND;
2019-05-24 19:43:57 +00:00
clm_para.clm_lv = CLM_LV_1;
2018-08-24 20:52:34 +00:00
clm_para.mntr_time = monitor_time;
if (ccx->clm_mntr_mode == CLM_DRIVER_MNTR) {
2019-05-24 19:43:57 +00:00
/*@[Get CLM report]*/
2018-08-24 20:52:34 +00:00
if (phydm_clm_get_result(dm)) {
PHYDM_DBG(dm, DBG_ENV_MNTR, "Get CLM_rpt success\n");
phydm_clm_get_utility(dm);
}
2019-05-24 19:43:57 +00:00
/*@[CLM trigger]----------------------------------------------*/
if (phydm_clm_mntr_set(dm, &clm_para) == PHYDM_SET_SUCCESS)
2018-08-24 20:52:34 +00:00
clm_chk_result = true;
} else {
phydm_clm_mntr_fw(dm, monitor_time);
}
PHYDM_DBG(dm, DBG_ENV_MNTR, "clm_ratio=%d\n", ccx->clm_ratio);
2019-05-24 19:43:57 +00:00
/*@PHYDM_DBG(dm, DBG_ENV_MNTR, "clm_chk_result=%d\n",clm_chk_result);*/
2018-08-24 20:52:34 +00:00
return clm_chk_result;
}
2019-05-24 19:43:57 +00:00
void phydm_set_clm_mntr_mode(void *dm_void, enum clm_monitor_mode mode)
2018-08-24 20:52:34 +00:00
{
2019-05-24 19:43:57 +00:00
struct dm_struct *dm = (struct dm_struct *)dm_void;
struct ccx_info *ccx_info = &dm->dm_ccx_info;
2018-08-24 20:52:34 +00:00
if (ccx_info->clm_mntr_mode != mode) {
ccx_info->clm_mntr_mode = mode;
phydm_ccx_hw_restart(dm);
if (mode == CLM_DRIVER_MNTR)
2019-05-24 19:43:57 +00:00
phydm_clm_h2c(dm, 0, 0);
2018-08-24 20:52:34 +00:00
}
}
2019-05-24 19:43:57 +00:00
void phydm_clm_init(void *dm_void)
2018-08-24 20:52:34 +00:00
{
2019-05-24 19:43:57 +00:00
struct dm_struct *dm = (struct dm_struct *)dm_void;
struct ccx_info *ccx = &dm->dm_ccx_info;
2018-08-24 20:52:34 +00:00
2019-05-24 19:43:57 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2018-08-24 20:52:34 +00:00
ccx->clm_ongoing = false;
ccx->clm_manual_ctrl = 0;
ccx->clm_mntr_mode = CLM_DRIVER_MNTR;
ccx->clm_period = 0;
ccx->clm_rpt_stamp = 0;
phydm_clm_setting(dm, 65535);
2018-06-22 16:48:32 +00:00
}
2019-05-24 19:43:57 +00:00
void phydm_clm_dbg(void *dm_void, char input[][16], u32 *_used, char *output,
u32 *_out_len)
2018-06-22 16:48:32 +00:00
{
2019-05-24 19:43:57 +00:00
struct dm_struct *dm = (struct dm_struct *)dm_void;
struct ccx_info *ccx = &dm->dm_ccx_info;
char help[] = "-h";
u32 var1[10] = {0};
u32 used = *_used;
u32 out_len = *_out_len;
struct clm_para_info clm_para = {0};
u32 i;
2018-06-22 16:48:32 +00:00
2018-08-24 20:52:34 +00:00
for (i = 0; i < 4; i++) {
2019-05-24 19:43:57 +00:00
if (input[i + 1])
2018-06-22 16:48:32 +00:00
PHYDM_SSCANF(input[i + 1], DCMD_DECIMAL, &var1[i]);
}
if ((strcmp(input[1], help) == 0)) {
2019-05-24 19:43:57 +00:00
PDM_SNPF(out_len, used, output + used, out_len - used,
"CLM Driver Basic-Trigger 262ms: {1}\n");
PDM_SNPF(out_len, used, output + used, out_len - used,
"CLM Driver Adv-Trigger: {2} {app} {LV} {0~262ms}\n");
PDM_SNPF(out_len, used, output + used, out_len - used,
"CLM FW Trigger: {3} {1:drv, 2:fw}\n");
PDM_SNPF(out_len, used, output + used, out_len - used,
"CLM Get Result: {100}\n");
} else if (var1[0] == 100) { /* @Get CLM results */
if (phydm_clm_get_result(dm))
2018-08-24 20:52:34 +00:00
phydm_clm_get_utility(dm);
2019-05-24 19:43:57 +00:00
PDM_SNPF(out_len, used, output + used, out_len - used,
"clm_rpt_stamp=%d\n", ccx->clm_rpt_stamp);
PDM_SNPF(out_len, used, output + used, out_len - used,
"clm_ratio:((%d percent)) = (%d us/ %d us)\n",
ccx->clm_ratio, ccx->clm_result << 2,
ccx->clm_period << 2);
2018-08-24 20:52:34 +00:00
ccx->clm_manual_ctrl = 0;
2019-05-24 19:43:57 +00:00
} else if (var1[0] == 3) {
phydm_set_clm_mntr_mode(dm, (enum clm_monitor_mode)var1[1]);
PDM_SNPF(out_len, used, output + used, out_len - used,
"CLM mode: %s mode\n",
((ccx->clm_mntr_mode == CLM_FW_MNTR) ? "FW" : "Drv"));
2018-08-24 20:52:34 +00:00
} else { /* Set & trigger CLM */
ccx->clm_manual_ctrl = 1;
2019-05-24 19:43:57 +00:00
2018-08-24 20:52:34 +00:00
if (var1[0] == 1) {
clm_para.clm_app = CLM_BACKGROUND;
2019-05-24 19:43:57 +00:00
clm_para.clm_lv = CLM_LV_4;
2018-08-24 20:52:34 +00:00
clm_para.mntr_time = 262;
ccx->clm_mntr_mode = CLM_DRIVER_MNTR;
2019-05-24 19:43:57 +00:00
2018-08-24 20:52:34 +00:00
} else if (var1[0] == 2) {
2019-05-24 19:43:57 +00:00
clm_para.clm_app = (enum clm_application)var1[1];
clm_para.clm_lv = (enum phydm_clm_level)var1[2];
2018-08-24 20:52:34 +00:00
ccx->clm_mntr_mode = CLM_DRIVER_MNTR;
clm_para.mntr_time = (u16)var1[3];
2019-05-24 19:43:57 +00:00
2018-08-24 20:52:34 +00:00
}
2019-05-24 19:43:57 +00:00
PDM_SNPF(out_len, used, output + used, out_len - used,
"app=%d, lv=%d, mode=%s, time=%d ms\n",
clm_para.clm_app, clm_para.clm_lv,
((ccx->clm_mntr_mode == CLM_FW_MNTR) ? "FW" :
"driver"), clm_para.mntr_time);
if (phydm_clm_mntr_set(dm, &clm_para) == PHYDM_SET_SUCCESS)
2018-08-24 20:52:34 +00:00
phydm_clm_trigger(dm);
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
PDM_SNPF(out_len, used, output + used, out_len - used,
"clm_rpt_stamp=%d\n", ccx->clm_rpt_stamp);
2018-08-24 20:52:34 +00:00
}
2019-05-24 19:43:57 +00:00
2018-08-24 20:52:34 +00:00
*_used = used;
*_out_len = out_len;
}
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
#endif /*@#ifdef CLM_SUPPORT*/
2018-06-22 16:48:32 +00:00
2019-05-24 19:43:57 +00:00
u8 phydm_env_mntr_trigger(void *dm_void, struct nhm_para_info *nhm_para,
struct clm_para_info *clm_para,
struct env_trig_rpt *trig_rpt)
2018-08-24 20:52:34 +00:00
{
2019-05-24 19:43:57 +00:00
#if (defined(NHM_SUPPORT) && defined(CLM_SUPPORT))
struct dm_struct *dm = (struct dm_struct *)dm_void;
struct ccx_info *ccx = &dm->dm_ccx_info;
boolean nhm_set_ok = false;
boolean clm_set_ok = false;
u8 trigger_result = 0;
2018-08-24 20:52:34 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s] ======>\n", __func__);
2019-05-24 19:43:57 +00:00
#if (ENV_MNTR_DBG_2)
if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
PHYDM_DBG(dm, DBG_ENV_MNTR,
"[DBG][2] 0xc50=0x%x, 0x994=0x%x, 0x998=0x%x\n",
odm_get_bb_reg(dm, R_0xc50, MASKDWORD),
odm_get_bb_reg(dm, R_0x994, MASKDWORD),
odm_get_bb_reg(dm, R_0x998, MASKDWORD));
#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
} else if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
PHYDM_DBG(dm, DBG_ENV_MNTR,
"[DBG][2] 0x1d70=0x%x, 0x1e60=0x%x, 0x1e44=0x%x\n",
odm_get_bb_reg(dm, R_0x1d70, MASKDWORD),
odm_get_bb_reg(dm, R_0x1e60, MASKDWORD),
odm_get_bb_reg(dm, R_0x1e44, MASKDWORD));
#endif
}
#endif
/*@[NHM]*/
2018-08-24 20:52:34 +00:00
nhm_set_ok = phydm_nhm_mntr_set(dm, nhm_para);
2019-05-24 19:43:57 +00:00
/*@[CLM]*/
2018-08-24 20:52:34 +00:00
if (ccx->clm_mntr_mode == CLM_DRIVER_MNTR) {
clm_set_ok = phydm_clm_mntr_set(dm, clm_para);
2019-05-24 19:43:57 +00:00
} else if (ccx->clm_mntr_mode == CLM_FW_MNTR) {
2018-08-24 20:52:34 +00:00
phydm_clm_h2c(dm, CLM_PERIOD_MAX, true);
trigger_result |= CLM_SUCCESS;
}
if (nhm_set_ok) {
phydm_nhm_trigger(dm);
trigger_result |= NHM_SUCCESS;
}
2019-05-24 19:43:57 +00:00
2018-08-24 20:52:34 +00:00
if (clm_set_ok) {
phydm_clm_trigger(dm);
trigger_result |= CLM_SUCCESS;
}
2019-05-24 19:43:57 +00:00
/*@monitor for the test duration*/
ccx->start_time = odm_get_current_time(dm);
2018-08-24 20:52:34 +00:00
trig_rpt->nhm_rpt_stamp = ccx->nhm_rpt_stamp;
trig_rpt->clm_rpt_stamp = ccx->clm_rpt_stamp;
2019-05-24 19:43:57 +00:00
2018-08-24 20:52:34 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "nhm_rpt_stamp=%d, clm_rpt_stamp=%d,\n\n",
trig_rpt->nhm_rpt_stamp, trig_rpt->clm_rpt_stamp);
return trigger_result;
#endif
}
2019-05-24 19:43:57 +00:00
u8 phydm_env_mntr_result(void *dm_void, struct env_mntr_rpt *rpt)
2018-08-24 20:52:34 +00:00
{
2019-05-24 19:43:57 +00:00
#if (defined(NHM_SUPPORT) && defined(CLM_SUPPORT))
struct dm_struct *dm = (struct dm_struct *)dm_void;
struct ccx_info *ccx = &dm->dm_ccx_info;
u8 env_mntr_rpt = 0;
u64 progressing_time = 0;
u32 val_tmp = 0;
/*@monitor for the test duration*/
progressing_time = odm_get_progressing_time(dm, ccx->start_time);
2018-08-24 20:52:34 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s] ======>\n", __func__);
2019-05-24 19:43:57 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "env_time=%lld\n", progressing_time);
#if (ENV_MNTR_DBG_2)
if (dm->support_ic_type & ODM_IC_11AC_SERIES) {
PHYDM_DBG(dm, DBG_ENV_MNTR,
"[DBG][2] 0xc50=0x%x, 0x994=0x%x, 0x998=0x%x\n",
odm_get_bb_reg(dm, R_0xc50, MASKDWORD),
odm_get_bb_reg(dm, R_0x994, MASKDWORD),
odm_get_bb_reg(dm, R_0x998, MASKDWORD));
#ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
} else if (dm->support_ic_type & ODM_IC_JGR3_SERIES) {
PHYDM_DBG(dm, DBG_ENV_MNTR,
"[DBG][2] 0x1d70=0x%x, 0x1e60=0x%x, 0x1e44=0x%x\n",
odm_get_bb_reg(dm, R_0x1d70, MASKDWORD),
odm_get_bb_reg(dm, R_0x1e60, MASKDWORD),
odm_get_bb_reg(dm, R_0x1e44, MASKDWORD));
#endif
}
#endif
/*@Get NHM result*/
2018-08-24 20:52:34 +00:00
if (phydm_nhm_get_result(dm)) {
PHYDM_DBG(dm, DBG_ENV_MNTR, "Get NHM_rpt success\n");
phydm_nhm_get_utility(dm);
rpt->nhm_ratio = ccx->nhm_ratio;
env_mntr_rpt |= NHM_SUCCESS;
2019-05-24 19:43:57 +00:00
odm_move_memory(dm, &rpt->nhm_result[0],
&ccx->nhm_result[0], NHM_RPT_NUM);
2018-08-24 20:52:34 +00:00
} else {
rpt->nhm_ratio = ENV_MNTR_FAIL;
}
2019-05-24 19:43:57 +00:00
/*@Get CLM result*/
2018-08-24 20:52:34 +00:00
if (ccx->clm_mntr_mode == CLM_DRIVER_MNTR) {
if (phydm_clm_get_result(dm)) {
PHYDM_DBG(dm, DBG_ENV_MNTR, "Get CLM_rpt success\n");
phydm_clm_get_utility(dm);
env_mntr_rpt |= CLM_SUCCESS;
rpt->clm_ratio = ccx->clm_ratio;
} else {
rpt->clm_ratio = ENV_MNTR_FAIL;
}
2018-06-22 16:48:32 +00:00
} else {
2019-05-24 19:43:57 +00:00
if (ccx->clm_fw_result_cnt != 0) {
val_tmp = ccx->clm_fw_result_acc
/ ccx->clm_fw_result_cnt;
ccx->clm_ratio = (u8)val_tmp;
} else {
2018-08-24 20:52:34 +00:00
ccx->clm_ratio = 0;
2019-05-24 19:43:57 +00:00
}
2018-08-24 20:52:34 +00:00
rpt->clm_ratio = ccx->clm_ratio;
2019-05-24 19:43:57 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR,
"clm_fw_result_acc=%d, clm_fw_result_cnt=%d\n",
ccx->clm_fw_result_acc, ccx->clm_fw_result_cnt);
2018-08-24 20:52:34 +00:00
ccx->clm_fw_result_acc = 0;
ccx->clm_fw_result_cnt = 0;
env_mntr_rpt |= CLM_SUCCESS;
}
rpt->nhm_rpt_stamp = ccx->nhm_rpt_stamp;
rpt->clm_rpt_stamp = ccx->clm_rpt_stamp;
2019-05-24 19:43:57 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR,
"IGI=0x%x, nhm_ratio=%d, clm_ratio=%d, nhm_rpt_stamp=%d, clm_rpt_stamp=%d\n\n",
ccx->nhm_igi, rpt->nhm_ratio, rpt->clm_ratio,
rpt->nhm_rpt_stamp, rpt->clm_rpt_stamp);
2018-08-24 20:52:34 +00:00
return env_mntr_rpt;
#endif
}
2019-05-24 19:43:57 +00:00
/*@Environment Monitor*/
void phydm_env_mntr_watchdog(void *dm_void)
2018-08-24 20:52:34 +00:00
{
2019-05-24 19:43:57 +00:00
#if (defined(NHM_SUPPORT) && defined(CLM_SUPPORT))
struct dm_struct *dm = (struct dm_struct *)dm_void;
struct ccx_info *ccx = &dm->dm_ccx_info;
boolean nhm_chk_ok = false;
boolean clm_chk_ok = false;
2018-08-24 20:52:34 +00:00
if (!(dm->support_ability & ODM_BB_ENV_MONITOR))
return;
PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2019-05-24 19:43:57 +00:00
nhm_chk_ok = phydm_nhm_mntr_chk(dm, 262); /*@monitor 262ms*/
clm_chk_ok = phydm_clm_mntr_chk(dm, 262); /*@monitor 262ms*/
2018-08-24 20:52:34 +00:00
2019-05-24 19:43:57 +00:00
/*@PHYDM_DBG(dm, DBG_ENV_MNTR, "nhm_chk_ok %d\n\n",nhm_chk_ok);*/
/*@PHYDM_DBG(dm, DBG_ENV_MNTR, "clm_chk_ok %d\n\n",clm_chk_ok);*/
2018-08-24 20:52:34 +00:00
if (nhm_chk_ok)
phydm_nhm_trigger(dm);
2019-05-24 19:43:57 +00:00
2018-08-24 20:52:34 +00:00
if (clm_chk_ok)
phydm_clm_trigger(dm);
2019-05-24 19:43:57 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR,
"Summary: nhm_ratio=((%d)) clm_ratio=((%d))\n\n",
2018-08-24 20:52:34 +00:00
ccx->nhm_ratio, ccx->clm_ratio);
#endif
}
2019-05-24 19:43:57 +00:00
void phydm_env_monitor_init(void *dm_void)
2018-08-24 20:52:34 +00:00
{
2019-05-24 19:43:57 +00:00
#if (defined(NHM_SUPPORT) && defined(CLM_SUPPORT))
struct dm_struct *dm = (struct dm_struct *)dm_void;
2018-08-24 20:52:34 +00:00
if (!(dm->support_ability & ODM_BB_ENV_MONITOR))
return;
2019-05-24 19:43:57 +00:00
PHYDM_DBG(dm, DBG_ENV_MNTR, "[%s]===>\n", __func__);
2018-08-24 20:52:34 +00:00
phydm_ccx_hw_restart(dm);
phydm_nhm_init(dm);
phydm_clm_init(dm);
#endif
}
2019-05-24 19:43:57 +00:00
void phydm_env_mntr_dbg(void *dm_void, char input[][16], u32 *_used,
char *output, u32 *_out_len)
2018-08-24 20:52:34 +00:00
{
2019-05-24 19:43:57 +00:00
struct dm_struct *dm = (struct dm_struct *)dm_void;
char help[] = "-h";
u32 var1[10] = {0};
u32 used = *_used;
u32 out_len = *_out_len;
struct clm_para_info clm_para = {0};
struct nhm_para_info nhm_para = {0};
struct env_mntr_rpt rpt = {0};
struct env_trig_rpt trig_rpt = {0};
u8 set_result;
u8 i;
2018-08-24 20:52:34 +00:00
PHYDM_SSCANF(input[1], DCMD_DECIMAL, &var1[0]);
if ((strcmp(input[1], help) == 0)) {
2019-05-24 19:43:57 +00:00
PDM_SNPF(out_len, used, output + used, out_len - used,
"Basic-Trigger 262ms: {1}\n");
PDM_SNPF(out_len, used, output + used, out_len - used,
"Get Result: {100}\n");
} else if (var1[0] == 100) { /* @Get CLM results */
2018-08-24 20:52:34 +00:00
set_result = phydm_env_mntr_result(dm, &rpt);
2019-05-24 19:43:57 +00:00
PDM_SNPF(out_len, used, output + used, out_len - used,
"Set Result=%d\n nhm_ratio=%d clm_ratio=%d\n nhm_rpt_stamp=%d, clm_rpt_stamp=%d,\n",
set_result, rpt.nhm_ratio, rpt.clm_ratio,
rpt.nhm_rpt_stamp, rpt.clm_rpt_stamp);
2018-08-24 20:52:34 +00:00
for (i = 0; i <= 11; i++) {
2019-05-24 19:43:57 +00:00
PDM_SNPF(out_len, used, output + used, out_len - used,
"nhm_rpt[%d] = %d (%d percent)\n", i,
rpt.nhm_result[i],
2018-08-24 20:52:34 +00:00
(((rpt.nhm_result[i] * 100) + 128) >> 8));
}
2019-05-24 19:43:57 +00:00
2018-08-24 20:52:34 +00:00
} else { /* Set & trigger CLM */
/*nhm para*/
nhm_para.incld_txon = NHM_EXCLUDE_TXON;
nhm_para.incld_cca = NHM_EXCLUDE_CCA;
nhm_para.div_opt = NHM_CNT_ALL;
nhm_para.nhm_app = NHM_ACS;
2019-05-24 19:43:57 +00:00
nhm_para.nhm_lv = NHM_LV_2;
2018-08-24 20:52:34 +00:00
nhm_para.mntr_time = 262;
2019-05-24 19:43:57 +00:00
/*@clm para*/
2018-08-24 20:52:34 +00:00
clm_para.clm_app = CLM_ACS;
2019-05-24 19:43:57 +00:00
clm_para.clm_lv = CLM_LV_2;
2018-08-24 20:52:34 +00:00
clm_para.mntr_time = 262;
2019-05-24 19:43:57 +00:00
set_result = phydm_env_mntr_trigger(dm, &nhm_para,
&clm_para, &trig_rpt);
2018-08-24 20:52:34 +00:00
2019-05-24 19:43:57 +00:00
PDM_SNPF(out_len, used, output + used, out_len - used,
"Set Result=%d, nhm_rpt_stamp=%d, clm_rpt_stamp=%d\n",
set_result, trig_rpt.nhm_rpt_stamp,
trig_rpt.clm_rpt_stamp);
2018-06-22 16:48:32 +00:00
}
2019-05-24 19:43:57 +00:00
2018-06-22 16:48:32 +00:00
*_used = used;
*_out_len = out_len;
2019-05-24 19:43:57 +00:00
}