1
0
mirror of https://github.com/aircrack-ng/rtl8812au.git synced 2024-11-23 13:49:57 +00:00
rtl8812au/hal/phydm/phydm_hwconfig.c

461 lines
13 KiB
C
Raw Normal View History

2018-06-22 16:48:32 +00:00
/******************************************************************************
*
2018-08-24 20:52:34 +00:00
* Copyright(c) 2007 - 2017 Realtek Corporation.
2018-06-22 16:48:32 +00:00
*
* This program is free software; you can redistribute it and/or modify it
* under the terms of version 2 of the GNU General Public License as
* published by the Free Software Foundation.
*
* This program is distributed in the hope that it will be useful, but WITHOUT
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
2018-08-24 20:52:34 +00:00
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
2018-06-22 16:48:32 +00:00
* more details.
*
2018-08-24 20:52:34 +00:00
* The full GNU General Public License is included in this distribution in the
* file called LICENSE.
*
* Contact Information:
* wlanfae <wlanfae@realtek.com>
* Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
* Hsinchu 300, Taiwan.
*
* Larry Finger <Larry.Finger@lwfinger.net>
*
2018-06-22 16:48:32 +00:00
*****************************************************************************/
/* ************************************************************
* include files
* ************************************************************ */
#include "mp_precomp.h"
#include "phydm_precomp.h"
2018-08-24 20:52:34 +00:00
#define READ_AND_CONFIG_MP(ic, txt) (odm_read_and_config_mp_##ic##txt(dm))
2018-06-22 16:48:32 +00:00
#define READ_AND_CONFIG READ_AND_CONFIG_MP
#define GET_VERSION_MP(ic, txt) (odm_get_version_mp_##ic##txt())
#define GET_VERSION_TC(ic, txt) (odm_get_version_tc_##ic##txt())
2018-10-20 16:51:40 +00:00
#define GET_VERSION(ic, txt) GET_VERSION_MP(ic, txt)
2018-06-22 16:48:32 +00:00
enum hal_status
odm_config_rf_with_header_file(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
2018-06-22 16:48:32 +00:00
enum odm_rf_config_type config_type,
u8 e_rf_path
)
{
#if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
void *adapter = dm->adapter;
PMGNT_INFO mgnt_info = &((PADAPTER)adapter)->MgntInfo;
2018-06-22 16:48:32 +00:00
#endif
enum hal_status result = HAL_STATUS_SUCCESS;
2018-08-24 20:52:34 +00:00
PHYDM_DBG(dm, ODM_COMP_INIT,
"===>odm_config_rf_with_header_file (%s)\n", (dm->is_mp_chip) ? "MPChip" : "TestChip");
PHYDM_DBG(dm, ODM_COMP_INIT,
"support_platform: 0x%X, support_interface: 0x%X, board_type: 0x%X\n",
dm->support_platform, dm->support_interface, dm->board_type);
2018-06-22 16:48:32 +00:00
/* 1 AP doesn't use PHYDM power tracking table in these ICs */
#if (DM_ODM_SUPPORT_TYPE != ODM_AP)
#if (RTL8812A_SUPPORT == 1)
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type == ODM_RTL8812) {
2018-06-22 16:48:32 +00:00
if (config_type == CONFIG_RF_RADIO) {
if (e_rf_path == RF_PATH_A)
READ_AND_CONFIG_MP(8812a, _radioa);
else if (e_rf_path == RF_PATH_B)
READ_AND_CONFIG_MP(8812a, _radiob);
} else if (config_type == CONFIG_RF_TXPWR_LMT) {
#if (DM_ODM_SUPPORT_TYPE & ODM_WIN) && (DEV_BUS_TYPE == RT_PCI_INTERFACE)
2018-08-24 20:52:34 +00:00
HAL_DATA_TYPE *hal_data = GET_HAL_DATA(((PADAPTER)adapter));
if ((hal_data->EEPROMSVID == 0x17AA && hal_data->EEPROMSMID == 0xA811) ||
(hal_data->EEPROMSVID == 0x10EC && hal_data->EEPROMSMID == 0xA812) ||
(hal_data->EEPROMSVID == 0x10EC && hal_data->EEPROMSMID == 0x8812))
2018-06-22 16:48:32 +00:00
READ_AND_CONFIG_MP(8812a, _txpwr_lmt_hm812a03);
else
#endif
READ_AND_CONFIG_MP(8812a, _txpwr_lmt);
}
}
#endif
#if (RTL8821A_SUPPORT == 1)
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type == ODM_RTL8821) {
2018-06-22 16:48:32 +00:00
if (config_type == CONFIG_RF_RADIO) {
if (e_rf_path == RF_PATH_A)
READ_AND_CONFIG_MP(8821a, _radioa);
} else if (config_type == CONFIG_RF_TXPWR_LMT) {
2018-08-24 20:52:34 +00:00
if (dm->support_interface == ODM_ITRF_USB) {
if (dm->ext_pa_5g || dm->ext_lna_5g)
2018-06-22 16:48:32 +00:00
READ_AND_CONFIG_MP(8821a, _txpwr_lmt_8811a_u_fem);
else
READ_AND_CONFIG_MP(8821a, _txpwr_lmt_8811a_u_ipa);
} else {
#if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
if (mgnt_info->CustomerID == RT_CID_8821AE_ASUS_MB)
2018-06-22 16:48:32 +00:00
READ_AND_CONFIG_MP(8821a, _txpwr_lmt_8821a_sar_8mm);
2018-08-24 20:52:34 +00:00
else if (mgnt_info->CustomerID == RT_CID_ASUS_NB)
2018-06-22 16:48:32 +00:00
READ_AND_CONFIG_MP(8821a, _txpwr_lmt_8821a_sar_5mm);
else
#endif
READ_AND_CONFIG_MP(8821a, _txpwr_lmt_8821a);
}
}
}
#endif
#endif/* (DM_ODM_SUPPORT_TYPE != ODM_AP) */
/* 1 All platforms support */
#if (RTL8814A_SUPPORT == 1)
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type == ODM_RTL8814A) {
2018-06-22 16:48:32 +00:00
if (config_type == CONFIG_RF_RADIO) {
if (e_rf_path == RF_PATH_A)
READ_AND_CONFIG_MP(8814a, _radioa);
else if (e_rf_path == RF_PATH_B)
READ_AND_CONFIG_MP(8814a, _radiob);
else if (e_rf_path == RF_PATH_C)
READ_AND_CONFIG_MP(8814a, _radioc);
else if (e_rf_path == RF_PATH_D)
READ_AND_CONFIG_MP(8814a, _radiod);
} else if (config_type == CONFIG_RF_TXPWR_LMT) {
2018-08-25 16:21:32 +00:00
READ_AND_CONFIG_MP(8814a,_txpwr_lmt);
2018-06-22 16:48:32 +00:00
}
}
#endif
if (config_type == CONFIG_RF_RADIO) {
2018-08-24 20:52:34 +00:00
if (dm->fw_offload_ability & PHYDM_PHY_PARAM_OFFLOAD) {
result = phydm_set_reg_by_fw(dm,
2018-06-22 16:48:32 +00:00
PHYDM_HALMAC_CMD_END,
0,
0,
0,
(enum rf_path)0,
0);
2018-08-24 20:52:34 +00:00
PHYDM_DBG(dm, ODM_COMP_INIT,
"rf param offload end!result = %d", result);
2018-06-22 16:48:32 +00:00
}
}
return result;
}
enum hal_status
odm_config_rf_with_tx_pwr_track_header_file(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm
2018-06-22 16:48:32 +00:00
)
{
2018-08-24 20:52:34 +00:00
PHYDM_DBG(dm, ODM_COMP_INIT,
"===>odm_config_rf_with_tx_pwr_track_header_file (%s)\n", (dm->is_mp_chip) ? "MPChip" : "TestChip");
PHYDM_DBG(dm, ODM_COMP_INIT,
"support_platform: 0x%X, support_interface: 0x%X, board_type: 0x%X\n",
dm->support_platform, dm->support_interface, dm->board_type);
2018-06-22 16:48:32 +00:00
/* 1 AP doesn't use PHYDM power tracking table in these ICs */
#if (DM_ODM_SUPPORT_TYPE != ODM_AP)
#if RTL8821A_SUPPORT
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type == ODM_RTL8821) {
if (dm->support_interface == ODM_ITRF_PCIE)
2018-06-22 16:48:32 +00:00
READ_AND_CONFIG_MP(8821a, _txpowertrack_pcie);
2018-08-24 20:52:34 +00:00
else if (dm->support_interface == ODM_ITRF_USB)
2018-06-22 16:48:32 +00:00
READ_AND_CONFIG_MP(8821a, _txpowertrack_usb);
2018-08-24 20:52:34 +00:00
else if (dm->support_interface == ODM_ITRF_SDIO)
2018-06-22 16:48:32 +00:00
READ_AND_CONFIG_MP(8821a, _txpowertrack_sdio);
}
#endif
#if RTL8812A_SUPPORT
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type == ODM_RTL8812) {
if (dm->support_interface == ODM_ITRF_PCIE)
2018-06-22 16:48:32 +00:00
READ_AND_CONFIG_MP(8812a, _txpowertrack_pcie);
2018-08-24 20:52:34 +00:00
else if (dm->support_interface == ODM_ITRF_USB) {
if (dm->rfe_type == 3 && dm->is_mp_chip)
2018-06-22 16:48:32 +00:00
READ_AND_CONFIG_MP(8812a, _txpowertrack_rfe3);
else
READ_AND_CONFIG_MP(8812a, _txpowertrack_usb);
}
}
#endif
#endif/* (DM_ODM_SUPPORT_TYPE != ODM_AP) */
2018-10-20 20:08:44 +00:00
/* 1 All platforms support */
2018-06-22 16:48:32 +00:00
#if RTL8814A_SUPPORT
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type == ODM_RTL8814A) {
if (dm->rfe_type == 0)
2018-06-22 16:48:32 +00:00
READ_AND_CONFIG_MP(8814a, _txpowertrack_type0);
2018-08-24 20:52:34 +00:00
else if (dm->rfe_type == 2)
2018-06-22 16:48:32 +00:00
READ_AND_CONFIG_MP(8814a, _txpowertrack_type2);
2018-08-24 20:52:34 +00:00
else if (dm->rfe_type == 5)
2018-06-22 16:48:32 +00:00
READ_AND_CONFIG_MP(8814a, _txpowertrack_type5);
2018-08-25 16:21:32 +00:00
/*else if (p_dm->rfe_type == 7)
2018-06-22 16:48:32 +00:00
READ_AND_CONFIG_MP(8814a, _txpowertrack_type7);
2018-08-25 16:21:32 +00:00
else if (p_dm->rfe_type == 8)
READ_AND_CONFIG_MP(8814a, _txpowertrack_type8);*/
2018-06-22 16:48:32 +00:00
else
READ_AND_CONFIG_MP(8814a, _txpowertrack);
2018-08-25 16:21:32 +00:00
// READ_AND_CONFIG_MP(8814a, _txpowertssi);
2018-06-22 16:48:32 +00:00
}
#endif
return HAL_STATUS_SUCCESS;
}
enum hal_status
odm_config_bb_with_header_file(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm,
2018-06-22 16:48:32 +00:00
enum odm_bb_config_type config_type
)
{
#if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
void *adapter = dm->adapter;
PMGNT_INFO mgnt_info = &((PADAPTER)adapter)->MgntInfo;
2018-06-22 16:48:32 +00:00
#endif
enum hal_status result = HAL_STATUS_SUCCESS;
/* 1 AP doesn't use PHYDM initialization in these ICs */
#if (DM_ODM_SUPPORT_TYPE != ODM_AP)
#if (RTL8812A_SUPPORT == 1)
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type == ODM_RTL8812) {
2018-06-22 16:48:32 +00:00
if (config_type == CONFIG_BB_PHY_REG)
READ_AND_CONFIG_MP(8812a, _phy_reg);
else if (config_type == CONFIG_BB_AGC_TAB)
READ_AND_CONFIG_MP(8812a, _agc_tab);
else if (config_type == CONFIG_BB_PHY_REG_PG) {
2018-08-24 20:52:34 +00:00
if (dm->rfe_type == 3 && dm->is_mp_chip)
2018-06-22 16:48:32 +00:00
READ_AND_CONFIG_MP(8812a, _phy_reg_pg_asus);
#if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
2018-08-24 20:52:34 +00:00
else if (mgnt_info->CustomerID == RT_CID_WNC_NEC && dm->is_mp_chip)
2018-06-22 16:48:32 +00:00
READ_AND_CONFIG_MP(8812a, _phy_reg_pg_nec);
#if RT_PLATFORM == PLATFORM_MACOSX
/*{1827}{1024} for BUFFALO power by rate table. Isaiah 2013-11-29*/
2018-08-24 20:52:34 +00:00
else if (mgnt_info->CustomerID == RT_CID_DNI_BUFFALO)
2018-06-22 16:48:32 +00:00
READ_AND_CONFIG_MP(8812a, _phy_reg_pg_dni);
/* TP-Link T4UH, Isaiah 2015-03-16*/
2018-08-24 20:52:34 +00:00
else if (mgnt_info->CustomerID == RT_CID_TPLINK_HPWR) {
pr_debug("RT_CID_TPLINK_HPWR:: _PHY_REG_PG_TPLINK\n");
2018-06-22 16:48:32 +00:00
READ_AND_CONFIG_MP(8812a, _phy_reg_pg_tplink);
}
#endif
#endif
else
READ_AND_CONFIG_MP(8812a, _phy_reg_pg);
} else if (config_type == CONFIG_BB_PHY_REG_MP)
READ_AND_CONFIG_MP(8812a, _phy_reg_mp);
else if (config_type == CONFIG_BB_AGC_TAB_DIFF) {
2018-08-24 20:52:34 +00:00
dm->fw_offload_ability &= ~PHYDM_PHY_PARAM_OFFLOAD;
2018-06-22 16:48:32 +00:00
/*AGC_TAB DIFF dont support FW offload*/
2018-08-24 20:52:34 +00:00
if ((*dm->channel >= 36) && (*dm->channel <= 64))
2018-06-22 16:48:32 +00:00
AGC_DIFF_CONFIG_MP(8812a, lb);
2018-08-24 20:52:34 +00:00
else if (*dm->channel >= 100)
2018-06-22 16:48:32 +00:00
AGC_DIFF_CONFIG_MP(8812a, hb);
}
}
#endif
#if (RTL8821A_SUPPORT == 1)
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type == ODM_RTL8821) {
2018-06-22 16:48:32 +00:00
if (config_type == CONFIG_BB_PHY_REG)
READ_AND_CONFIG_MP(8821a, _phy_reg);
else if (config_type == CONFIG_BB_AGC_TAB)
READ_AND_CONFIG_MP(8821a, _agc_tab);
else if (config_type == CONFIG_BB_PHY_REG_PG) {
#if (DM_ODM_SUPPORT_TYPE & ODM_WIN)
#if (DEV_BUS_TYPE == RT_PCI_INTERFACE)
2018-08-24 20:52:34 +00:00
HAL_DATA_TYPE *hal_data = GET_HAL_DATA(((PADAPTER)adapter));
2018-06-22 16:48:32 +00:00
2018-08-24 20:52:34 +00:00
if ((hal_data->EEPROMSVID == 0x1043 && hal_data->EEPROMSMID == 0x207F))
2018-06-22 16:48:32 +00:00
READ_AND_CONFIG_MP(8821a, _phy_reg_pg_e202_sa);
else
#endif
#if (RT_PLATFORM == PLATFORM_MACOSX)
/*{1827}{1022} for BUFFALO power by rate table. Isaiah 2013-10-18*/
2018-08-24 20:52:34 +00:00
if (mgnt_info->CustomerID == RT_CID_DNI_BUFFALO) {
2018-06-22 16:48:32 +00:00
/*{1024} for BUFFALO power by rate table. (JP/US)*/
2018-08-24 20:52:34 +00:00
if (mgnt_info->ChannelPlan == RT_CHANNEL_DOMAIN_US_2G_CANADA_5G)
2018-06-22 16:48:32 +00:00
READ_AND_CONFIG_MP(8821a, _phy_reg_pg_dni_us);
else
READ_AND_CONFIG_MP(8821a, _phy_reg_pg_dni_jp);
} else
#endif
#endif
READ_AND_CONFIG_MP(8821a, _phy_reg_pg);
}
}
#endif
#endif/* (DM_ODM_SUPPORT_TYPE != ODM_AP) */
/* 1 All platforms support */
#if (RTL8814A_SUPPORT == 1)
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type == ODM_RTL8814A) {
2018-06-22 16:48:32 +00:00
if (config_type == CONFIG_BB_PHY_REG)
READ_AND_CONFIG_MP(8814a, _phy_reg);
else if (config_type == CONFIG_BB_AGC_TAB)
READ_AND_CONFIG_MP(8814a, _agc_tab);
else if (config_type == CONFIG_BB_PHY_REG_PG) {
2018-08-25 16:21:32 +00:00
/*if (p_dm->rfe_type == 0)
2018-06-22 16:48:32 +00:00
READ_AND_CONFIG_MP(8814a,_phy_reg_pg_type0);
2018-08-24 20:52:34 +00:00
else if (dm->rfe_type == 2)
2019-04-07 16:02:57 +00:00
READ_AND_CONFIG_MP(8814a,_phy_reg_pg_type2);
2018-08-24 20:52:34 +00:00
else if (dm->rfe_type == 3)
2019-04-07 16:02:57 +00:00
READ_AND_CONFIG_MP(8814a,_phy_reg_pg_type3);
2018-08-24 20:52:34 +00:00
else if (dm->rfe_type == 4)
2019-04-07 16:02:57 +00:00
READ_AND_CONFIG_MP(8814a,_phy_reg_pg_type4);
2018-08-24 20:52:34 +00:00
else if (dm->rfe_type == 5)
2019-04-07 16:02:57 +00:00
READ_AND_CONFIG_MP(8814a,_phy_reg_pg_type5);
2018-08-24 20:52:34 +00:00
else if (dm->rfe_type == 7)
2018-06-22 16:48:32 +00:00
READ_AND_CONFIG_MP(8814a,_phy_reg_pg_type7);
2018-08-24 20:52:34 +00:00
else if (dm->rfe_type == 8)
2018-06-22 16:48:32 +00:00
READ_AND_CONFIG_MP(8814a,_phy_reg_pg_type8);
2018-08-25 16:21:32 +00:00
else*/
2018-06-22 16:48:32 +00:00
READ_AND_CONFIG_MP(8814a,_phy_reg_pg);
}
else if (config_type == CONFIG_BB_PHY_REG_MP)
READ_AND_CONFIG_MP(8814a, _phy_reg_mp);
}
#endif
if (config_type == CONFIG_BB_PHY_REG || config_type == CONFIG_BB_AGC_TAB)
2018-08-24 20:52:34 +00:00
if (dm->fw_offload_ability & PHYDM_PHY_PARAM_OFFLOAD) {
result = phydm_set_reg_by_fw(dm,
2018-06-22 16:48:32 +00:00
PHYDM_HALMAC_CMD_END,
0,
0,
0,
(enum rf_path)0,
0);
2018-08-24 20:52:34 +00:00
PHYDM_DBG(dm, ODM_COMP_INIT,
"phy param offload end!result = %d", result);
2018-06-22 16:48:32 +00:00
}
return result;
}
enum hal_status
odm_config_mac_with_header_file(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm
2018-06-22 16:48:32 +00:00
)
{
enum hal_status result = HAL_STATUS_SUCCESS;
2018-08-24 20:52:34 +00:00
PHYDM_DBG(dm, ODM_COMP_INIT,
"===>odm_config_mac_with_header_file (%s)\n", (dm->is_mp_chip) ? "MPChip" : "TestChip");
PHYDM_DBG(dm, ODM_COMP_INIT,
"support_platform: 0x%X, support_interface: 0x%X, board_type: 0x%X\n",
dm->support_platform, dm->support_interface, dm->board_type);
2018-06-22 16:48:32 +00:00
/* 1 AP doesn't use PHYDM initialization in these ICs */
#if (DM_ODM_SUPPORT_TYPE != ODM_AP)
#if (RTL8812A_SUPPORT == 1)
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type == ODM_RTL8812)
2018-06-22 16:48:32 +00:00
READ_AND_CONFIG_MP(8812a, _mac_reg);
#endif
#if (RTL8821A_SUPPORT == 1)
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type == ODM_RTL8821)
2018-06-22 16:48:32 +00:00
READ_AND_CONFIG_MP(8821a, _mac_reg);
#endif
#endif/* (DM_ODM_SUPPORT_TYPE != ODM_AP) */
/* 1 All platforms support */
#if (RTL8814A_SUPPORT == 1)
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type == ODM_RTL8814A)
2018-06-22 16:48:32 +00:00
READ_AND_CONFIG_MP(8814a, _mac_reg);
#endif
2018-08-24 20:52:34 +00:00
if (dm->fw_offload_ability & PHYDM_PHY_PARAM_OFFLOAD) {
result = phydm_set_reg_by_fw(dm,
2018-06-22 16:48:32 +00:00
PHYDM_HALMAC_CMD_END,
0,
0,
0,
(enum rf_path)0,
0);
2018-08-24 20:52:34 +00:00
PHYDM_DBG(dm, ODM_COMP_INIT,
"mac param offload end!result = %d", result);
2018-06-22 16:48:32 +00:00
}
return result;
}
u32
odm_get_hw_img_version(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm
2018-06-22 16:48:32 +00:00
)
{
u32 version = 0;
/* 1 AP doesn't use PHYDM initialization in these ICs */
#if (DM_ODM_SUPPORT_TYPE != ODM_AP)
#if (RTL8821A_SUPPORT == 1)
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type == ODM_RTL8821)
2018-06-22 16:48:32 +00:00
version = GET_VERSION_MP(8821a, _mac_reg);
#endif
#if (RTL8812A_SUPPORT == 1)
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type == ODM_RTL8812)
2018-06-22 16:48:32 +00:00
version = GET_VERSION_MP(8812a, _mac_reg);
#endif
#endif /* (DM_ODM_SUPPORT_TYPE != ODM_AP) */
/*1 All platforms support*/
#if (RTL8814A_SUPPORT == 1)
2018-08-24 20:52:34 +00:00
if (dm->support_ic_type == ODM_RTL8814A)
2018-06-22 16:48:32 +00:00
version = GET_VERSION_MP(8814a, _mac_reg);
#endif
return version;
}
u32
query_phydm_trx_capability(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm
2018-06-22 16:48:32 +00:00
)
{
u32 value32 = 0xFFFFFFFF;
return value32;
}
u32
query_phydm_stbc_capability(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm
2018-06-22 16:48:32 +00:00
)
{
u32 value32 = 0xFFFFFFFF;
return value32;
}
u32
query_phydm_ldpc_capability(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm
2018-06-22 16:48:32 +00:00
)
{
u32 value32 = 0xFFFFFFFF;
return value32;
}
u32
query_phydm_txbf_parameters(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm
2018-06-22 16:48:32 +00:00
)
{
u32 value32 = 0xFFFFFFFF;
return value32;
}
u32
query_phydm_txbf_capability(
2018-08-24 20:52:34 +00:00
struct dm_struct *dm
2018-06-22 16:48:32 +00:00
)
{
u32 value32 = 0xFFFFFFFF;
return value32;
}